

## GLOBAL PCI DAA CHIPSET

Watchdog timer

External EPROM interface

JATE, and other PTTs

2- to 4-wire Hybrid

>5000 V isolation

Compliant with FCC, TBR21,

80 dB dynamic range TX/RX Path

Patented ISOcap<sup>™</sup> technology

Wake-on-ring and ring validation

3.3 V digital power supply

64-Pin TQFP, 0 to 70 °C

-

#### Features

- Si3052 PCI DAA and Si3018 global, Si3011 TBR21, or Si3017 FCC line-side DAA
- 32-bit, 33 MHz, PCI 2.3 compliant interface
- PPMI 1.1 and wake support with PME and Vaux
- Bus master and target operation, DMA controller
- 16 x 8 FIFO on DMA paths
- Interrupt controller
- Lowest cost external bill-ofmaterial (BOM)

#### Applications

V.92 soft data/fax modems

#### Description

The Si3052 is a system-side silicon direct access arrangement (DAA) device that integrates a 32-bit, 33 MHz PCI bus interface. The Si3052 is paired with the Si3018 global line-side device, Si3011 FCC/TBR21 line-side device, or Si3017 FCC line-side device. The PCI DAA chipset is compliant with global standards and includes a V.92 quality codec (80 dB SNR, -75 dB THD), dc termination (50  $\Omega$ , current limiting), ac termination (600  $\Omega$ , complex impedance), and an integrated hybrid.

#### **Functional Block Diagram**







US Patent # 5,870,046 US Patent # 6,061,009 Patents pending



## TABLE OF CONTENTS

| Section                                         | Page  |
|-------------------------------------------------|-------|
| Electrical Specifications                       |       |
| Typical Application Schematic                   | . 16  |
| Bill of Materials                               |       |
| AOUT PWM Output                                 |       |
| PCI Functional Description                      |       |
| DMA Bus Master Operation                        |       |
| DAA Control                                     |       |
| Power Management                                |       |
|                                                 |       |
| FIFO Buffers                                    |       |
|                                                 |       |
| Telephone Line Interface Functional Description |       |
| Initialization                                  |       |
| Isolation Barrier                               |       |
| Parallel Handset Detection                      |       |
| Loop Current Sensing                            |       |
| Off-Hook                                        |       |
| DC Termination                                  | -     |
|                                                 |       |
| Transhybrid Balance                             |       |
| Ring Detection                                  |       |
| Ring Validation                                 |       |
| Ringer Impedance and Threshold                  |       |
| DTMF Dialing                                    |       |
| Pulse Dialing and Spark Quenching               | 35    |
| Billing Tone Detection and Receive Overload     | 35    |
| Billing Tone Filter (Optional)                  |       |
| On-Hook Line Monitor                            | 36    |
| Caller ID                                       | 36    |
| Overload Detection                              | 37    |
| Gain Control                                    | 37    |
| Sample Rate Converter                           | 37    |
| Filter Selection                                | 37    |
| Power Management                                | 37    |
| Calibration                                     | 37    |
| In-Circuit Testing                              | 38    |
| Revision Identification                         | 38    |
| Register Map                                    | 38    |
| PCI Configuration Registers                     |       |
| PCI and DAA Control Registers                   |       |
| Pin Descriptions: Si3052                        |       |
| Pin Descriptions: Si3017/11/18                  |       |
| Ordering Guide                                  | . 97  |
| Package Outline: 64-Pin TQFP                    | . 98  |
| Package Outline: 16-Pin SOIC                    | . 99  |
| Document Change List                            | . 100 |
| Contact Information                             | . 102 |



## **Electrical Specifications**

#### **Table 1. Recommended Operating Conditions**

| Parameter <sup>1</sup>      | Symbol          | Test Condition  | Min <sup>2</sup> | Тур | Max <sup>2</sup> | Unit |
|-----------------------------|-----------------|-----------------|------------------|-----|------------------|------|
| Ambient Temperature         | T <sub>A</sub>  | K-Grade         | 0                | 25  | 70               | °C   |
| Si3052 Supply Voltage, Core | VD              |                 | 3.0              | 3.3 | 3.6              | V    |
| Si3052 IO Supply Voltage    | V <sub>IO</sub> | 3.3 V Signaling | 3.0              | 3.3 | 3.6              | V    |
| Si3052 IO Supply Voltage    | V <sub>IO</sub> | 5 V Signaling   | 4.75             | 5.0 | 5.25             | V    |

Note:

1. The Si3052 specifications are guaranteed when the typical application circuit (including component tolerance) and Si3052 and Si3017/11/18 are used. Refer to Figure 13 on page 16 for the typical application schematic.

2. All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise stated.



## Table 2. PCI Interface DC Characteristics for 5 $V_{IO}^{1}$

(V<sub>IO</sub> = 4.75 to 5.25 V, T<sub>A</sub> = 0 to 70 °C)

| Parameter                  | Symbol             | Test Condition                                                     | Min  | Тур  | Max                  | Unit |
|----------------------------|--------------------|--------------------------------------------------------------------|------|------|----------------------|------|
| Power Supply Current, Core | I <sub>D,VD</sub>  | D0 uninitialized <sup>2</sup>                                      | _    | 20   | 21                   | mA   |
|                            |                    | D0 initialized <sup>3</sup>                                        | _    | 20   | 28                   | mA   |
|                            |                    | D3 wake-on-ring <sup>4</sup>                                       |      | 12   | 15                   | mA   |
|                            |                    | D3 deep sleep <sup>5</sup>                                         |      | 1    |                      | mA   |
| Power Supply Current, IO   | I <sub>D,VIO</sub> | D0 uninitialized <sup>2</sup>                                      |      | 0.35 | 52                   | mA   |
|                            |                    | D0 initialized <sup>3</sup>                                        |      | 0.35 | 47                   | mA   |
|                            |                    | D3 <sup>4,5</sup>                                                  |      | 0.35 |                      | mA   |
| High Level Input Voltage   | V <sub>IH</sub>    |                                                                    | 2.0  | _    | V <sub>IO</sub> +0.5 | V    |
| Low Level Input Voltage    | V <sub>IL</sub>    |                                                                    | -0.5 | _    | 0.8                  | V    |
| Input/Hi-Z Leakage Current | ۱ <sub>IL</sub>    | $0 < V_{IN} < V_{IO}$                                              |      | _    | ±10                  | μA   |
| High Level Output Voltage  | V <sub>OH</sub>    | $I_{O} = -2 \text{ mA}$                                            | 2.4  | _    | —                    | V    |
| Low Level Output Voltage   | V <sub>OL</sub>    | $I_{O} = 3 \text{ mA,6 mA}^{6}$                                    |      | _    | 0.55                 | V    |
| Input Pin Capacitance      | C <sub>in</sub>    |                                                                    |      | _    | 10                   | pF   |
| CLK Pin Capacitance        | C <sub>CLK</sub>   |                                                                    | 5    | _    | 12                   | pF   |
| IDSEL Pin Capacitance      | C <sub>IDSEL</sub> |                                                                    |      | _    | 8                    | pF   |
| Pin Inductance             | L <sub>PIN</sub>   |                                                                    | _    | 4    | 20                   | nH   |
| PME input leakage          | I <sub>OFF</sub>   | 0 < Vo $\leq$ 5.25 V, V <sub>IO</sub> off or floating <sup>7</sup> | —    |      | 1                    | μΑ   |

#### Notes:

1. <u>Applies to pins AD[</u>31:0], <u>CBE</u>[3:0], <u>FRAME</u>, <u>IRDY</u>, <u>TRDY</u>, <u>DEVSEL</u>, <u>STOP</u>, <u>PERR</u>, <u>SERR</u>, PAR, <u>INTA</u>, <u>PME</u>, <u>GNT</u>, <u>REQ</u>, CLK, <u>RESET</u>, and <u>IDSEL</u>.

- The D0 uninitialized condition is defined as active PCI interface and idle line-side device. Max power numbers assume constant PCI reads of worst case data using no output stepping. Typical power numbers assume no further PCI bus reads (control bits PDN = 0, PDL = 1).
- 3. The D0 initialized condition is defined as conducting audio through the line-side device. Max power numbers assume constant PCI reads of worst case data using no output stepping. Typical power numbers assume servicing DMA for 8 kHz audio sampling rate and two-stage output stepping (control bits PDN = 0, PDL = 0).
- D3 condition is defined as inactive PCI bus. Wake-on-ring configuration assumes inactive PCI interface and active lineside device (control bits PDN = 1, PDL = 0).
- D3 condition is defined as inactive PCI bus. Deep Sleep configuration assumes inactive PCI interface and line-side device (control bits PDN = 1, PDL = 1).
- 6. Signals without pullups have 3 mA low output current. Signals requiring pullups have 6 mA; the latter include FRAME, RDY, TRDY, DEVSEL, STOP, SERR, PERR, INTA.
- 7. This input leakage is the maximum leakage into the PME open drain driver when power is removed from V<sub>IO</sub>, assuming that no event has occurred to cause the device to assert PME.



## Table 3. PCI Interface DC Characteristics for 3.3 $V_{10}^{1}$

 $(V_{IO} = 3.0 \text{ to } 3.6 \text{ V}, \text{ T}_{A} = 0 \text{ to } 70 \text{ }^{\circ}\text{C})$ 

| Parameter                  | Symbol             | Test Condition                                                  | Min                 | Тур  | Max                  | Unit |
|----------------------------|--------------------|-----------------------------------------------------------------|---------------------|------|----------------------|------|
| Power Supply Current, Core | I <sub>D,VD</sub>  | D0 unitialized <sup>2</sup>                                     |                     | 20   | 21                   | mA   |
|                            |                    | D0 initialized <sup>3</sup>                                     |                     | 20   | 28                   | mA   |
|                            |                    | D3 wake-on-ring <sup>4</sup>                                    |                     | 12   | 15                   | mA   |
|                            |                    | D3 deep sleep <sup>5</sup>                                      | _                   | 1    |                      | mA   |
| Power Supply Current, IO   | I <sub>D,VIO</sub> | D0 unitialized <sup>2</sup>                                     | _                   | 0.35 | 36                   | mA   |
|                            |                    | D0 initialized <sup>3</sup>                                     |                     | 0.35 | 35                   | mA   |
|                            |                    | D3 <sup>4,5</sup>                                               |                     | 0.35 |                      | mA   |
| High Level Input Voltage   | V <sub>IH</sub>    |                                                                 | 0.5 V <sub>IO</sub> | _    | V <sub>IO</sub> +0.5 | V    |
| Low Level Input Voltage    | V <sub>IL</sub>    |                                                                 | -0.5                | _    | 0.3 V <sub>IO</sub>  | V    |
| Input Leakage Current      | ۱ <sub>۱L</sub>    | $0 < V_{IN} < V_{IO}$                                           | _                   | _    | ±10                  | μΑ   |
| High Level Output Voltage  | V <sub>OH</sub>    | I <sub>O</sub> = -0.5 mA                                        | 0.9 V <sub>IO</sub> | _    | _                    | V    |
| Low Level Output Voltage   | V <sub>OL</sub>    | I <sub>O</sub> = 1.5 mA                                         |                     | _    | 0.1 V <sub>IO</sub>  | V    |
| Input Pin Capacitance      | C <sub>in</sub>    |                                                                 | _                   | _    | 10                   | pF   |
| CLK Pin Capacitance        | C <sub>CLK</sub>   |                                                                 | 5                   | _    | 12                   | pF   |
| IDSEL Pin Capacitance      | C <sub>IDSEL</sub> |                                                                 | —                   | _    | 8                    | pF   |
| Pin Inductance             | L <sub>PIN</sub>   |                                                                 | —                   | 4    | 20                   | nH   |
| PME input leakage          | I <sub>OFF</sub>   | 0 < Vo $\leq$ 3.6, V <sub>IO</sub> off or floating <sup>6</sup> | _                   | —    | 1                    | μΑ   |

#### Notes:

1. <u>Applies</u> to pins AD[31:0], <u>CBE</u>[3:0], <u>FRAME</u>, <u>TRDY</u>, <u>DEVSEL</u>, <u>STOP</u>, <u>PERR</u>, <u>SERR</u>, PAR, <u>INTA</u>, <u>PME</u>, <u>GNT</u>, <u>REQ</u>, CLK, RESET, and IDSEL.

The D0 uninitialized condition is defined as active PCI interface and idle line-side device. Max power numbers assume constant PCI reads of worst case data using no output stepping. Typical power numbers assume no further PCI bus reads (control bits PDN = 0, PDL = 1).

3. The D0 initialized condition is defined as conducting audio through the lines-side device. Max power numbers assume constant PCI reads of worst case data using no output stepping. Typical power numbers assume servicing DMA for 8 kHz audio sampling rate and 2-stage output stepping (control bits PDN = 0, PDL = 0).

4. D3 condition is defined as inactive PCI bus. Wake-on-ring configuration assumes inactive PCI interface and active lineside device (control bits PDN = 1, PDL = 0).

D3 condition is defined as inactive PCI bus. Deep sleep configuration assumes inactive PCI interface and line-side device (control bits PDN = 1, PDL = 1).

6. This input leakage is the maximum leakage into the PME open drain driver when power is removed from V<sub>IO</sub>, assuming that no event has occurred to cause the device to assert PME.



# Table 4. DC Characteristics for Non-PCI pins<sup>1</sup> (VD = 3.0 to 3.6 V, $T_A$ = 0 to 70 °C)

| Parameter                              | Symbol            | Test Condition        | Min | Max  | Unit |
|----------------------------------------|-------------------|-----------------------|-----|------|------|
| High Level Input Voltage <sup>2</sup>  | V <sub>IH</sub>   |                       | 2.0 |      | V    |
| Low Level Input Voltage <sup>2</sup>   | V <sub>IL</sub>   |                       | _   | 0.8  | V    |
| Input Leakage Current <sup>2</sup>     | I <sub>IL,1</sub> | $0 < V_{IN} < V_{IO}$ | _   | ±10  | μA   |
| Input Leakage Current <sup>3</sup>     | I <sub>IL,2</sub> | $0 < V_{IN} < V_{D}$  | _   | ±10  | μΑ   |
| High Level Output Voltage <sup>2</sup> | V <sub>OH</sub>   | IO = -2 mA            | 2.4 | _    | V    |
|                                        |                   | IO = -7.5 mA          | 2.0 |      | V    |
| Low Level Output Voltage <sup>2</sup>  | V <sub>OL</sub>   | IO = 2 mA             | _   | 0.35 | V    |
|                                        | V <sub>OL</sub>   | IO = 8 mA             | _   | 0.8  | V    |
| Input Pin Capacitance                  | C <sub>in</sub>   |                       | _   | 10   | pF   |

#### Notes:

1. Applies to PIN\_37, PIN\_38, VAUX\_SENSE, XIN, XOUT, C1A, C2A.

2. Applies to 5 V-tolerant 3.3 V pins PIN\_37, PIN\_38, and VAUX\_SENSE.

3. Applies to 3.3 V pins XIN, XOUT, C1A, C2A.



## Table 5. PCI Interface AC Characteristics for 5V<sub>IO</sub><sup>1</sup>

(V<sub>IO</sub> = 4.75 to 5.25 V,  $T_A$  = 0 to 70 °C)

| Parameter                | Symbol              | Test Condition                                        | Min                                                     | Max                                                           | Unit |
|--------------------------|---------------------|-------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------|------|
| Switching Current,       | I <sub>OH(AC)</sub> | $0 < V_{OUT} < 1.4^3$                                 | -44                                                     |                                                               | mA   |
| High <sup>2</sup>        |                     | $1.4 < V_{OUT} < 2.4^3$                               | -44 + (V <sub>OUT</sub> - 1.4)/0.024                    | _                                                             | mA   |
|                          |                     | 3.1 < V <sub>OUT</sub> < V <sub>IO</sub> <sup>3</sup> | _                                                       | 11.9 x (V <sub>OUT</sub> -5.25) x<br>(V <sub>OUT</sub> +2.45) | mA   |
|                          |                     | V <sub>OUT</sub> = 3.1<br>(Test Point)                |                                                         | -142                                                          | mA   |
| Switching Current,       | I <sub>OH(AC)</sub> | $V_{OUT} \geq 2.2^3$                                  | 95                                                      | _                                                             | mA   |
| Low                      |                     | V <sub>OUT</sub> = 1.375                              | 32                                                      | —                                                             | mA   |
|                          |                     | 2.2 > V <sub>OUT</sub> > 0.55 <sup>3</sup>            | V <sub>OUT</sub> /0.023                                 | —                                                             | mA   |
|                          |                     | 0.71>V <sub>OUT</sub> >0 <sup>3</sup>                 | _                                                       | 78.5 x V <sub>OUT</sub> x<br>(4.4 – V <sub>OUT</sub> )        | mA   |
|                          |                     | V <sub>OUT</sub> = 0.71<br>(Test Point)               | _                                                       | 206                                                           | mA   |
| Low Clamp Current        | I <sub>CL</sub>     | -5 <v<sub>IN&lt;-1</v<sub>                            | –25 + (V <sub>IN</sub> +1)/0.015                        | —                                                             | mA   |
| High Clamp Current       | I <sub>CH</sub>     | $V_{1O} + 1 < V_{1N} < V_{1O} + 4$                    | -25 + (V <sub>IN</sub> - V <sub>IO</sub> - 1)/<br>0.015 |                                                               | mA   |
| Output Rise Slew<br>Rate | slew <sub>R</sub>   | 0.4 to 2.4 V <sup>4</sup>                             | 1                                                       | 5                                                             | V/ns |
| Output Fall Slew<br>Rate | slew <sub>F</sub>   | 2.4 to 0.4 V <sup>4</sup>                             | 1                                                       | 5                                                             | V/ns |

Notes:

1. Applies to pins AD[31:0], CBE[3:0], FRAME, IRDY, TRDY, DEVSEL, STOP, PERR, SERR, PAR, INTA, PME, GNT, REQ, and IDSEL.

2. Switching current High parameters do not apply to open-drain signals SERR, PME, and INTA.

Outputs are characterized to meet switching current templates. I<sub>OH</sub> is tested at 1.4 V and 2.4 V only. I<sub>OL</sub> is tested at 0.53 V and 1.375 V only.

4. Cumulative edge rate across the specified range with load of 1 k $\Omega$  to V<sub>IO</sub>, 1 k $\Omega$  to ground and 10 pF to ground.



## Table 6. PCI Interface AC Characteristics for 3.3V<sub>IO</sub><sup>1</sup>

 $(V_{IO} = 3.0 \text{ to } 3.6 \text{ V}, \text{ T}_{A} = 0 \text{ to } 70 \text{ }^{\circ}\text{C})$ 

| Parameter                | Symbo<br>I          | Test Condition                                         | Min                                                   | Мах                                                                                                                      | Unit |
|--------------------------|---------------------|--------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|
| Switching Current,       | I <sub>OH(AC)</sub> | $0 < V_{OUT} < 0.3 V_{IO}^{3}$                         | -12 V <sub>IO</sub>                                   |                                                                                                                          | mA   |
| High <sup>2</sup>        |                     | $0.3 V_{IO} < V_{OUT} < 0.9 V_{IO}^3$                  | -17.1(V <sub>IO</sub> - V <sub>OUT</sub> )            | —                                                                                                                        | mA   |
|                          |                     | $0.7 V_{10} < V_{OUT} < V_{10}^{3}$                    |                                                       | (98/V <sub>IO</sub> ) x (V <sub>OUT</sub> – V <sub>I</sub><br><sub>O</sub> ) x (V <sub>OUT</sub> – 0.4 V <sub>IO</sub> ) | mA   |
|                          |                     | V <sub>OUT</sub> = 0.7 V <sub>IO</sub><br>(Test Point) | —                                                     | -32 V <sub>IO</sub>                                                                                                      | mA   |
| Switching Current,       | I <sub>OH(AC)</sub> | $V_{IO} > V_{OUT} \ge 0.6 V_{IO}{}^3$                  | 16 V <sub>IO</sub>                                    | _                                                                                                                        | mA   |
| Low                      |                     | $0.6 > V_{OUT} > 0.1 V_{10}^{3}$                       | 26.7 V <sub>OUT</sub>                                 |                                                                                                                          | mA   |
|                          |                     | 0.18 V <sub>IO</sub> >V <sub>OUT</sub> >0 <sup>3</sup> | _                                                     | (256/V <sub>IO</sub> ) x V <sub>OUT</sub> x<br>(V <sub>IO</sub> – V <sub>OUT</sub> )                                     | mA   |
|                          |                     | V <sub>OUT</sub> = 0.71<br>(Test Point)                | _                                                     | 38xV <sub>IO</sub>                                                                                                       | mA   |
| Low Clamp Current        | I <sub>CL</sub>     | $-3 < V_{IN} \le 1$                                    | –25 + (V <sub>IN</sub> + 1)/0.015                     | _                                                                                                                        | mA   |
| High Clamp Current       | I <sub>CH</sub>     | $V_{IO} + 1 \leq V_{IN} < V_{IO} + 4$                  | -25+(V <sub>IN</sub> - V <sub>IO</sub> - 1)/<br>0.015 | —                                                                                                                        | mA   |
| Output Rise Slew<br>Rate | slew <sub>R</sub>   | 0.2 $V_{\text{IO}}$ to 0.6 $V_{\text{IO}}{}^4$         | 1                                                     | 4                                                                                                                        | V/ns |
| Output Fall Slew<br>Rate | slew <sub>F</sub>   | 0.6 $V_{\rm IO}$ to 0.2 $V_{\rm IO}{}^4$               | 1                                                     | 4                                                                                                                        | V/ns |

#### Notes:

1. Applies to pins AD[31:0], CBE[3:0], FRAME, IRDY, TRDY, DEVSEL, STOP, PERR, SERR, PAR, INTA, PME, GNT, REQ, and IDSEL.

2. Switching current high parameters do not apply to open-drain signals SERR, PME, and INTA.

3. Outputs are characterized to meet switching current templates. Production testing is done at the designated Test Point voltages only.

4. Cumulative edge rate across the specified range with load of 1 k $\Omega$  to V<sub>IO</sub>, 1 k $\Omega$  to ground and 10 pF to ground.



### Table 7. PCI Interface Timing Characteristics

 $(V_D = 3.0 \text{ to } 3.6 \text{ V}, V_{1O} = 3.0 \text{ to } 5.25 \text{ V}, T_A = 0 \text{ to } 70 \text{ °C}, \text{ see Figure 1})$ 

| Parameter                                                      | Symbol                | Test Condition | Min | Тур | Max | Unit |
|----------------------------------------------------------------|-----------------------|----------------|-----|-----|-----|------|
| PCICLK Cycle Time                                              | t <sub>cyc</sub>      |                | 30  |     | —   | ns   |
| PCICLK High Time                                               | t <sub>high</sub>     |                | 11  |     | _   | ns   |
| PCICLK Low Time                                                | t <sub>low</sub>      |                | 11  | _   | _   | ns   |
| PCICLK to Signal Valid Delay—<br>Bused Signals <sup>1</sup>    | t <sub>val</sub>      |                | 2   | _   | 11  | ns   |
| PCICLK to Signal Valid Delay—<br>Point to Point <sup>1,3</sup> | t <sub>val(ptp)</sub> |                | 2   | _   | 12  | ns   |
| Float to Active Delay <sup>2</sup>                             | t <sub>on</sub>       |                | 2   | _   | _   | ns   |
| Active to Float Delay <sup>2</sup>                             | t <sub>off</sub>      |                |     |     | 28  | ns   |
| Input Setup Time to PCICLK—<br>Bused Signals                   | t <sub>su</sub>       |                | 7   | —   | _   | ns   |
| Input Setup Time to PCICLK—<br>Point to Point <sup>3</sup>     | t <sub>su(ptp)</sub>  |                | 10  | —   | _   | ns   |
| Input Hold Time for PCICLK                                     | t <sub>h</sub>        |                | 0   | —   | —   | ns   |
| Reset Active to Output Float Delay <sup>2</sup>                | t <sub>rst-off</sub>  |                | _   | —   | 30  | ns   |

#### Notes:

1. For 5 V signaling,  $T_{val}$  is evaluated with 50 pF load to ground. For 3.3 V signaling,  $T_{val}$  is evaluated with 25  $\Omega$  in parallel with 10 pF to ground (rising) or 25  $\Omega$  to  $V_{IO}$  with 10 pF to ground (falling).

2. For purposes of identifying float timing measurements, the Hi-Z or off state is defined to be when the total current is less than or equal to the leakage current specification.

**3.** The point-to-point signals are  $\overline{\text{REQ}}$  and  $\overline{\text{GNT}}$ .



Figure 1. PCI Timing



# Table 8. DAA Loop Characteristics<sup>1</sup> ( $V_D = 3.0$ to 3.6 V, $T_A = 0$ to 70 °C, see Figure 2)

| Parameter                              | Symbol          | Test Condition                             | Min | Тур | Max | Unit             |
|----------------------------------------|-----------------|--------------------------------------------|-----|-----|-----|------------------|
| DC Termination Voltage                 | V <sub>TR</sub> | $I_{L} = 20 \text{ mA}, \text{ ILIM} = 0$  | —   |     | 6.0 | V                |
|                                        |                 | DCV = 00, MINI = 11, DCR = 0               |     |     |     |                  |
| DC Termination Voltage                 | V <sub>TR</sub> | $I_{L} = 120 \text{ mA}, \text{ ILIM} = 0$ | 9   |     |     | V                |
|                                        |                 | DCV = 00, MINI = 11, DCR = 0               |     |     |     |                  |
| DC Termination Voltage <sup>2</sup>    | V <sub>TR</sub> | $I_{L} = 20 \text{ mA}, \text{ ILIM} = 0$  | —   | —   | 7.5 | V                |
|                                        |                 | DCV = 11, $MINI = 00$ , $DCR = 0$          |     |     |     |                  |
| DC Termination Voltage <sup>2</sup>    | V <sub>TR</sub> | $I_{L} = 120 \text{ mA}, \text{ ILIM} = 0$ | 9   | —   |     | V                |
|                                        |                 | DCV = 11, $MINI = 00$ , $DCR = 0$          |     |     |     |                  |
| DC Termination Voltage                 | V <sub>TR</sub> | $I_{L} = 20 \text{ mA}, \text{ ILIM} = 1$  | —   | —   | 7.5 | V                |
|                                        |                 | DCV = 11, MINI = 00, DCR = 0               |     |     |     |                  |
| DC Termination Voltage                 | V <sub>TR</sub> | $I_{L} = 60 \text{ mA}, \text{ ILIM} = 1$  | 40  |     |     | V                |
|                                        |                 | DCV = 11, $MINI = 00$ , $DCR = 0$          |     |     |     |                  |
| DC Termination Voltage                 | V <sub>TR</sub> | I <sub>L</sub> = 50 mA, ILIM = 1           | —   |     | 40  | V                |
|                                        |                 | DCV = 11, $MINI = 00$ , $DCR = 0$          |     |     |     |                  |
| DC Termination Voltage                 | V <sub>TR</sub> | $I_{L} = 20 \text{ mA}, \text{ ILIM} = 0$  | —   | —   | 16  | V                |
|                                        |                 | DCV = 11, MINI = 00, DCR = 1               |     |     |     |                  |
| DC Termination Voltage                 | V <sub>TR</sub> | $I_L = 60 \text{ mA}, \text{ ILIM} = 0$    | 40  | —   |     | V                |
|                                        |                 | DCV = 11, MINI = 00, DCR = 1               |     |     |     |                  |
| On-Hook Leakage Current <sup>2</sup>   | Ι <sub>LK</sub> | $V_{TR} = -48 \text{ V}$                   | —   | —   | 5   | μA               |
| Operating Loop Current <sup>2</sup>    | I <sub>LP</sub> | MINI = 00, ILIM = 0                        | 10  | —   | 120 | mA               |
| Operating Loop Current                 | I <sub>LP</sub> | MINI = 00, ILIM = 1                        | 10  | _   | 60  | mA               |
| DC Ring Current <sup>2</sup>           |                 | dc current flowing through ring            | —   | 1.5 | 3   | μA               |
|                                        |                 | detection circuitry                        |     |     |     |                  |
| Ring Detect Voltage <sup>2,3</sup>     | V <sub>RD</sub> | RT = 0                                     | 12  | 15  | 18  | V <sub>rms</sub> |
| Ring Detect Voltage <sup>3</sup>       | V <sub>RD</sub> | RT = 1                                     | 18  | 21  | 25  | V <sub>rms</sub> |
| Ring Frequency <sup>2</sup>            | F <sub>R</sub>  |                                            | 13  | —   | 68  | Hz               |
| Ringer Equivalence Number <sup>2</sup> | REN             |                                            | —   | —   | 0.2 |                  |
| Notes:                                 | 1 I             |                                            | •   |     |     | •                |

Notes:

1. All parameters apply to Si3018 Global and Si3011 TBR21 line-side devices.

2. Parameter applies to Si3017 FCC line-side device.

3. The ring signal is guaranteed to not be detected below the minimum. The ring signal is guaranteed to be detected above the maximum.



Figure 2. Test Circuit for Loop Characteristics



### Table 9. DAA AC Characteristics<sup>1</sup>

(V<sub>D</sub> = 3.0 to 3.6 V,  $T_A$  = 0 to 70 °C, Fs = 8 kHz)

| Parameter                                              | Symbol            | Test Condition                                        | Min | Тур | Max | Unit              |
|--------------------------------------------------------|-------------------|-------------------------------------------------------|-----|-----|-----|-------------------|
| Sample Rate <sup>2</sup>                               | Fs                |                                                       | 7.2 | —   | 16  | kHz               |
| Receive Frequency Response <sup>2</sup>                |                   | Low –3 dBFS Corner                                    |     | 5   |     | Hz                |
| Transmit Full Scale Level <sup>2,3</sup>               | V <sub>FS</sub>   | 0 dBm                                                 | _   | 1.1 | _   | V <sub>PEAK</sub> |
| Receive Full Scale Level <sup>2,3,4</sup>              | V <sub>FS</sub>   | 0 dBm                                                 | _   | 1.1 | _   | VPEAK             |
| Dynamic Range <sup>2,5,6,7</sup>                       | DR                | ILIM = 0, DCV = 11, MINI = 00<br>DCR = 0, IL = 100 mA | —   | 78  | _   | dB                |
| Dynamic Range <sup>5,6,8</sup>                         | DR                | ILIM = 0, DCV = 00, MINI = 11<br>DCR = 0, IL = 20 mA  | _   | 79  |     | dB                |
| Dynamic Range <sup>5,6,9</sup>                         | DR                | ILIM = 1, DCV = 11, MINI = 00<br>DCR = 0, IL = 50 mA  |     | 78  |     | dB                |
| Transmit Total Harmonic Distortion <sup>7,8</sup>      | THD               | ILIM = 0, DCV = 11, MINI = 00<br>DCR = 0, IL = 100 mA |     | -72 |     | dB                |
| Transmit Total Harmonic<br>Distortion <sup>2,7,8</sup> | THD               | ILIM = 0, DCV = 00, MINI = 11<br>DCR = 0, IL = 20 mA  |     | -78 |     | dB                |
| Receive Total Harmonic Distortion <sup>7,8</sup>       | THD               | ILIM = 0, DCV = 00, MINI = 11<br>DCR = 0, IL = 20 mA  |     | -78 |     | dB                |
| Receive Total Harmonic Distortion <sup>7,8</sup>       | THD               | ILIM = 1,DCV = 11, MINI = 00<br>DCR = 0, IL = 50 mA   |     | -78 |     | dB                |
| Dynamic Range (caller ID mode) <sup>2,7</sup>          | DR <sub>CID</sub> | V <sub>IN</sub> = 1 kHz, –13 dBm                      |     | 50  |     | dB                |
| Caller ID Full Scale Level <sup>2</sup>                | V <sub>CID</sub>  |                                                       | —   | 6   | —   | V <sub>PP</sub>   |

Notes:

1. All parameters apply to Si3018 Global and Si3011 TBR21 line-side devices.

2. Parameter applies to Si3017 FCC line-side device.

3. Measured at TIP and RING with 600  $\Omega$  termination at 1 kHz, as shown in Figure 2.

**4.** Receive full scale level produces –0.9 dBFS.

5. DR = 20 x log (rms V<sub>FS</sub>/rms V<sub>IN</sub>)+ 20 x log (rms V<sub>IN</sub>/rms noise). V<sub>FS</sub> is the 0 dBm full-scale level.

6. Measurement is 300 to 3400 Hz. Applies to both transmit and receive paths.

- **7.**  $V_{IN} = 1 \text{ kHz}, -3 \text{ dBFS}$
- **8.** THD =  $20 \times \log (\text{rms distortion / rms signal}).$

9.  $DR_{CID} = 20 \times \log (rms V_{CID}/rms V_{IN}) + 20 \times \log (rms V_{IN}/rms noise)$ .  $V_{CID}$  is the 6 V full-scale level.



#### Table 10. Digital FIR Filter Characteristics—Transmit and Receive

 $(V_D = 3.0 \text{ to } 3.6 \text{ V}, \text{ Sample Rate} = 8 \text{ kHz}, T_A = 0 \text{ to } 70 \text{ °C})$ 

| Parameter                                      | Symbol                | Min              | Тур             | Max | Unit |
|------------------------------------------------|-----------------------|------------------|-----------------|-----|------|
| Passband (0.1 dB)                              | F <sub>(0.1 dB)</sub> | 0                | —               | 3.3 | kHz  |
| Passband (3 dB)                                | F <sub>(3 dB)</sub>   | 0                | _               | 3.6 | kHz  |
| Passband Ripple Peak-to-Peak                   |                       | -0.1             | —               | 0.1 | dB   |
| Stopband                                       |                       | _                | 4.4             |     | kHz  |
| Stopband Attenuation                           |                       | -74              | —               |     | dB   |
| Group Delay                                    | t <sub>gd</sub>       | _                | 12/Fs           |     | S    |
| Note: Typical FIR filter characteristics for F | s = 8000 Hz are s     | shown in Figures | 3, 4, 5, and 6. | 1   | 1    |

#### Table 11. Digital IIR Filter Characteristics—Transmit and Receive

Parameter Symbol Min Max Unit Тур Passband (3 dB) F<sub>(3 dB)</sub> 0 \_\_\_\_ 3.6 kHz Passband Ripple Peak-to-Peak -0.2 0.2 dB \_ Stopband kHz 4.4 \_\_\_\_ \_\_\_\_ **Stopband Attenuation** -40 \_\_\_\_ \_\_\_ dB Group Delay 1.6/Fs s t<sub>gd</sub> Note: Typical IIR filter characteristics for Fs = 8000 Hz are shown in Figures 7, 8, 9, and 10. Figures 11 and 12 show group delay versus input frequency.

(V\_D = 3.0 to 3.6 V, Sample Rate = 8 kHz, T\_A = 0 to 70 °C)



## Si3052/17/11/18







For Figures 3–6, all filter plots apply to a sample rate of Fs = 8 kHz. The filters scale with the sample rate as follows:

F<sub>(0.1 dB)</sub> = 0.4125 Fs

 $F_{(-3 \text{ dB})} = 0.45 \text{ Fs}$ 

where Fs is the sample frequency.

For Figures 7–10, all filter plots apply to a sample rate of

Fs = 8 kHz. The filters scale with the sample rate as follows:

 $F_{(-3 dB)} = 0.45 Fs$ 

where Fs is the sample frequency.







## Si3052/17/11/18

## **Typical Application Schematic**



Figure 13. Si3052 and Si3017/11/18 Typical Application Schematic (1 of 2)



Rev. 1.0



Figure 14. Si3052 and Si3017/11/18 Typical Application Schematic (2 of 2)



## Si3052/17/11/18

## **Bill of Materials**

| Component(s)                                                                      | Value                                   | Supplier(s)                     |
|-----------------------------------------------------------------------------------|-----------------------------------------|---------------------------------|
| C1, C2                                                                            | 33pF, Y2, X7R, ±20%                     | Panasonic, Murata, Vishay       |
| C3                                                                                | 10 nF, 250 V, X7R, ±20%                 | Venkel, SMEC                    |
| C4                                                                                | 1.0 μF, 35 V, Elec/Tant, ±20%           | Panasonic                       |
| C5, C6, C50, C117 <sup>1</sup>                                                    | 0.1 μF, 16 V, X7R, ±20%                 | Venkel, SMEC                    |
| C7                                                                                | 2.7 nF, 50 V, X7R, 20%                  | Venkel, SMEC                    |
| C8, C9                                                                            | 680 pF, Y2, X7R, ±10%                   | Panasonic, Murata, Vishay       |
| C10, C52-C53, C56–C57, C60,<br>C81, C84–C87, C103–C115,<br>C123–C125 <sup>1</sup> | 0.01 μF, 16 V, X7R, ±20%                | Venkel, SMEC                    |
| C40–41                                                                            | 22 pF, 50 V, COG, ±5%                   | Venkel, SMEC                    |
| C51,C54,C55,C58,C59 <sup>1</sup>                                                  | 1.0 μF, 16 V, X7R, ±20%                 | Venkel, SMEC                    |
| C81-C82, C85-C86, C88 <sup>1</sup>                                                | 1.0uF, 16V, X7R, ±20%                   | Venkel, SMEC                    |
| C80, C82, C88, C116 <sup>1</sup>                                                  | 10 μF, 16 V, Elec, ±20%                 | Panasonic                       |
| C83, C118, C119, C120, C121 <sup>1</sup>                                          | 0.047 μF, 16 V, X7R, ±20%               | Venkel, SMEC                    |
| D1, D2 <sup>2</sup>                                                               | Dual Diode, 225 mA, 300 V,<br>CMPD2004S | Central Semiconductor           |
| FB1, FB2                                                                          | Ferrite Bead, BLM21AJ601S               | Murata                          |
| Q1, Q3                                                                            | NPN, 300 V, MMBTA42                     | Fairchild, OnSemi, Central Semi |
| Q2                                                                                | PNP, 300 V, MMBTA92                     | Fairchild, OnSemi, Central Semi |
| Q4, Q5                                                                            | NPN, 80 V, 330 mW, MMBTA06              | Fairchild, OnSemi, Central Semi |
| RV1                                                                               | Sidactor, 275 V, 100 A                  | Teccor, Protek, ST Micro        |
| R1                                                                                | 1.07 kΩ, 1/2 W, 1%                      | Venkel, SMEC, Panasonic         |
| R2                                                                                | 150 Ω, 1/16 W, 5%                       | Venkel, SMEC, Panasonic         |
| R3                                                                                | 3.65 kΩ, 1/2 W, 1%                      | Venkel, SMEC, Panasonic         |
| R4                                                                                | 2.49 kΩ, 1/2 W, 1%                      | Venkel, SMEC, Panasonic         |
| R5, R6                                                                            | 100 kΩ, 1/16 W, 5%                      | Venkel, SMEC, Panasonic         |
| R7, R8                                                                            | 20 MΩ, 1/16 W, 5%                       | Venkel, SMEC, Panasonic         |
| R9                                                                                | 1 MΩ, 1/16 W, 1%                        | Venkel, SMEC, Panasonic         |
| R10                                                                               | 536 Ω, 1/4 W, 1%                        | Venkel, SMEC, Panasonic         |

#### Notes:

1. Decoupling capacitors based on PCI Specification Rev 2.2.

2. Several diode bridge configurations are acceptable; parts, such as a single DF-04S or four 1N4004 diodes, may be used (suppliers include General Semiconductor, Diodes Inc., etc.).

3. A 56  $\Omega$ , 1%, 1/16 W resistor may be used if needed for R12–R13 (0  $\Omega)$  to decrease emissions.

4. Murata BLM21AJ601S may be used if needed for R15–R16 (0  $\Omega)$  to decrease emissions.

5. R40 should be populated with a 0  $\Omega$  resistor if 3.3 V aux is present; otherwise, R41 should be populated with a 0  $\Omega$  resistor.

6. Required for compatibility with future line-side devices.



| Component(s)                            | Value                    | Supplier(s)                        |  |  |
|-----------------------------------------|--------------------------|------------------------------------|--|--|
| R11                                     | 73.2 Ω, 1/2 W, 1%        | Venkel, SMEC, Panasonic            |  |  |
| R12, R13 <sup>3</sup>                   | 0 Ω, 1/16 W              | Venkel, SMEC, Panasonic            |  |  |
| R15, R16 <sup>5</sup>                   | 0 Ω, 1/16 W              | Venkel, SMEC, Panasonic            |  |  |
| R40 <sup>5</sup>                        | 0 Ω, 1/16 W              | Venkel, SMEC, Panasonic            |  |  |
| R41 <sup>5</sup> , R60–R64 <sup>6</sup> | NI                       | Venkel, SMEC, Panasonic            |  |  |
| R51, R52                                | 20 MΩ, 1/16 W, 5%        | Venkel, SMEC, Panasonic            |  |  |
| U1                                      | Si3052                   | Silicon Labs                       |  |  |
| U2                                      | Si3017/11/18             | Silicon Labs                       |  |  |
| Y1                                      | 32.768 kHz, 50 ppm       | ECS, Epson, CTS                    |  |  |
| Z1                                      | Zener Diode, 43 V, 1/2 W | General Semiconductor, Diodes Inc. |  |  |

Notes:

1. Decoupling capacitors based on PCI Specification Rev 2.2.

2. Several diode bridge configurations are acceptable; parts, such as a single DF-04S or four 1N4004 diodes, may be used (suppliers include General Semiconductor, Diodes Inc., etc.).

- **3.** A 56  $\Omega$ , 1%, 1/16 W resistor may be used if needed for R12–R13 (0  $\Omega$ ) to decrease emissions.
- 4. Murata BLM21AJ601S may be used if needed for R15–R16 (0  $\Omega$ ) to decrease emissions.

5. R40 should be populated with a 0  $\Omega$  resistor if 3.3 V aux is present; otherwise, R41 should be populated with a 0  $\Omega$  resistor.

6. Required for compatibility with future line-side devices.



## **AOUT PWM Output**

Figure 15 illustrates an optional circuit to support the pulse-width modulation (PWM) output capability of the Si3052 for call progress monitoring. This mode is enabled by setting the PWME bit (Offset 0x31).

The AOUT signal is a standard digital output from PIN\_39, which represents the sum of independently-scalable receive and transmit call progress contents in pulse-width modulation (PWM) form. The sampling rate of the audio path signals is 32 kHz. The format of the PWM is configurable by the PWMM bits (Offset 0x31).

ARM[1:0] and ATM[1:0] (Offset 0x36) control receive and transmit gains in 6 dB steps and receive and transmit muting. Alternatively, ARM[7:0] and ATM[7:0] (Offset 0x44 and 0x45) control gains and muting with finer resolution. These registers allow the receive and transmit paths to be independently controlled and attenuated linearly. Setting these 8-bit registers to all 0s mutes the receive and transmit paths. These registers affect the call progress output only and do not affect transmit and receive operations on the telephone line.



Figure 15. AOUT PWM Circuit for Call Progress

| Component | Value                 | Supplier(s)             |
|-----------|-----------------------|-------------------------|
| C101      | 1 nF, 16 V, X7R, ±20% | Venkel, SMEC            |
| LS1       | BRT1209PF-06          | Intervox                |
| Q10       | MOSFET N GSD, FDV301N | Fairchild               |
| R60       | 15 kΩ, 1/10 W, 5%     | Venkel, SMEC, Panasonic |
| R61       | 0 Ω, 1/10 W, 5%       | Venkel, SMEC, Panasonic |
| R62, R63  | NI                    |                         |



## **PCI** Functional Description

The Si3052 provides the interface between a PCI 2.3compliant bus and the Si3018 using the Silicon Laboratories' proprietary ISOcap<sup>™</sup> technology. The Si3052 has several major functional blocks including DMA, bus mastering, DAA control/status, power management, PNP configuration, EPROM interface, interrupt control/status, FIFO buffering, and a watchdog timer. Table 13 on page 23 indicates which PCI commands are supported and the method of implementation. The PCI timing for write, read, and arbitration operations is shown in Figures 15 through 17.

## **DMA Bus Master Operation**

The Si3052 supports DMA bus master for write and read operations to memory. A DMA write is a data transfer from memory to the Si3052 FIFO buffers. A DMA read is a data transfer from the Si3052 FIFO buffers to memory. Separate registers are defined and configured for independent operation of DMA read and DMA write.

### **DMA Master Transfer Setup**

A DMA transfer is set up by programming the DMA start address register (read or write) and DMA end address register (read or write) to physical memory locations. The size of the data transfer is calculated as the difference between the DMA start and end memory address locations. The DMA start and end memory addresses must be on a double-word (4-byte) boundary.

A programming sequence for a DMA write is as follows:

- 1. Allocate DMA memory buffer (non-cacheable, continuous).
- 2. Set DMA write start address register to physical memory address.
- 3. Set DMA write end address register to physical memory address.
- 4. Fill DMA write FIFO buffer.
- 5. Set DMA control register start bit.

To start the DMA operation, set the DMA enable bit (Offset 0x00, bit 8). To stop the DMA operation, clear this bit. DMA restart bit (Offset 0x00, bit 9) restarts the DMA operation in single mode but is ignored in multiple mode.

When the DMA is setup, the processor can use a polling routine to monitor the current DMA status and process the FIFO read and FIFO write buffers. Base the polling interval on the size of the allocated DMA memory buffer.

#### **DMA Master Status**

DMA status is monitored by reading the current DMA address (Offset 0x14 read and 0x24 write) or by

programming the DMA interrupt address register (Offset 0x10 read and 0x20 write). The current DMA address register (read or write) contains the physical memory address of the DMA operation in progress. If the DMA Interrupt Address register (read or write) is programmed, an interrupt is generated and the interrupt status register flag (Offset 0x04) is set when the DMA transfer reaches the interrupt address. When the flag is set, it is cleared by setting the interrupt status register flag.

The DMA Status register (Offset 0x04, bits 3:0) contains the status of the current DMA operation. Each bit generates an interrupt if the corresponding mask bit is set. If the PCI bus master logic detects an abort condition, the DMA Status register (Offset 0x04, bits 5:4) is set based on the abort condition. The DMA Status register is cleared by reading the register value. To recover the PCI bus master state machine, clear the DMA reset bit in the DMA Control register (Offset 0x00, bit 1) and enable DMA operation by setting the DMA enable bit in the DMA Control register (Offset 0x00, bit 8).

#### **DMA Master Control**

The DMA interrupt mode bit (Offset 0x00, bit 6) configures the interrupt mode. For level trigger mode, the interrupt occurs when the event happens and the status bit remains set as long as the conditions that created the interrupt remain active. In level trigger mode, the status bit is non-sticky. For edge trigger mode, the interrupt occurs when the event happens and the status bit remains set until cleared by setting the DMA Status register. In edge trigger mode, the status bit is sticky.

The DMA master mode bit (Offset 0x00, bit 7) configures the DMA operation mode. In multiple mode, the DMA address wraps around to the starting address when the ending address is reached. In single mode, the DMA stops when it reaches the end address. The advantage of multiple DMA mode over single DMA mode is that the Si3052 continuously transfers data without processor intervention. The single DMA mode has a control flow similar to the PC core logic DMA controller.

## DAA Control

The DAA registers are accessed by either direct or indirect methods. The access mode is selected by the data mode bits (Offset 0x00, bits 11, 12).

#### **Direct DAA Register Access**

The DAA registers are accessed directly through either memory or I/O cycles. For memory accesses, the base address is set in PCI configuration register 10h. For I/O



accesses, the base address is set in PCI configuration register 14h. Memory and I/O cycles are used interchangeably to access internal registers.

#### Indirect DAA Register Access

The DAA registers can be indirectly accessed through the DMA master write buffer. The DMA write buffer can contain DAA control and data. This is equivalent to having a primary timeslot for modem data and a

secondary timeslot for control data. If data mode (Offset 0x00, bits 12:11) is set to indirect, the LSB of the 16-bit transmit word is used as a flag to indicate control address/data in the DMA write buffer. If the LSB is 1, the transmit word is interpreted as control address/data and written to the corresponding control register. Only 15-bit data is transmitted resulting in a loss of SNR but allowing efficient access to DAA control registers.



Figure 16. Indirect DAA Register Access



| C/BE[3:0] | Command Type                | Implementation                      |
|-----------|-----------------------------|-------------------------------------|
| 0000      | Interrupt Acknowledge       | Not Supported                       |
| 0001      | Special Cycle               | Not Supported                       |
| 0010      | I/O Read                    | Supported                           |
| 0011      | I/O Write                   | Supported                           |
| 0100      | Reserved                    |                                     |
| 0101      | Reserved                    |                                     |
| 0110      | Memory Read                 | Support only linear addressing mode |
| 0111      | Memory Write                | Support only linear addressing mode |
| 1000      | Reserved                    |                                     |
| 1001      | Reserved                    |                                     |
| 1010      | Configuration Read          | Supported                           |
| 1011      | Configuration Write         | Supported                           |
| 1100      | Memory Read Multiple        | Aliases to Memory Read              |
| 1101      | Dual Address Cycle          | Not Supported                       |
| 1110      | Memory Ready Line           | Aliases to Memory Read              |
| 1111      | Memory Write and Invalidate | Aliases to Memory Write             |

Table 13. PCI Command Summary













Figure 19. PCI Arbitration



## **Power Management**

The Si3052 conforms to the PCI Bus Power Management Specification, Revision 1.1. The PCI functions operate between the D0 and D3 power states. The PCI Bus controller operates between the B0 and B3 bus power states.

### D0 Uninitialized State

D0 Uninitialized is the default condition after either a warm or a cold reset. 3.3 V is available from the PCI power bus to power all PCI I/O pads and non-Vaux PCI core logic. 3.3 V Vaux is available for all Vaux-power I/O and logic. Powerdown (Offset 0x36, bit 3) defaults low (inactive) and Powerdown Link (Offset 0x36, bit 4) defaults high (active), meaning that the system-side device is fully operational except for the ISOcap, and the line-side device has no communication or power. PME-related logic is not cleared by reset.

#### D0 Active State

D0 active is the fully-active condition arrived at from D0 Uninitialized after software configuration. 3.3 V is available from the PCI power bus to power all PCI I/O pads and non-Vaux PCI core logic. 3.3 V Vaux is available for all Vaux-power I/O and logic.

#### D3 Hot State

D3 (hot) is the powered-up idle condition. 3.3 V is available from the PCI power bus to power all PCI I/O pads and non-Vaux PCI core logic; however, PCICLK can be stopped for minimal power consumption. PCI BUS signals are guaranteed to be held low during D3 (hot). 3.3 V Vaux is available for all Vaux-power I/O and logic at a max current draw of 20 mA per card if wakeon-ring is not enabled or 375 mA per card if wake-onring is enabled.

#### D3 Cold State

D3 (cold) is the powered-down idle condition. The 3.3 V PCI power bus is removed so there is no power to all PCI I/O pads and non-Vaux PCI core logic. PCI BUS signals are guaranteed to be held low during D3 (cold). Vaux is available for all Vaux-power I/O and logic at a max current draw of 20 mA per card if wake-on-ring is not enabled, or 375 mA per card if wake-on-ring is enabled.

#### B0 State

B0 is the fully-active bus power condition. 3.3 V is available from the PCI power bus to power to all PCI I/O pads and non-Vaux PCI core logic. 3.3 V Vaux is available for all Vaux-power I/O and logic. The PCICLK is active, and all bus transactions are available.

#### B3 State

B3 is the powerdown condition. The 3.3 V PCI power bus is removed so there is no power to any PCI I/O pads and non-Vaux PCI core logic. No PCI bus activity is allowed. All PCI BUS signals are guaranteed to be held static, with the exception of PME. Vaux is available for all PME-related logic and I/O. Exit from B3 requires application of supply and is always accompanied by an active RESET. Software must guarantee that the DAA PCI Function enters D3 before placing the PCI Bus in B3.

#### **EPROM** Interface

During Si3052 initialization, the EE\_SD and EE\_SC pins are examined to determine if an external EPROM is present. A pullup resistor on EE\_SC and a logic high on EE\_SD indicate this condition. The EPROM load sequence reads six data bytes immediately after a cold reset. The first data byte is a header of 95h. the next four data bytes are the PCI subsystem Vendor ID (SVID) and the subsystem ID (SSID) values. The final data byte is a cyclic redundancy check (CRC) code. The EPROM map is shown in Figure 20.



Figure 20. EPROM Map

The 8-bit CRC code indicates error detection in a faulty EPROM. The CRC is calculated using the following generator polynomial:

$$G(X) = X^8 + X^2 + X^1 + 1$$

The CRC byte is calculated by appending an all-zero byte to the end of the data bytes and dividing the string by the generator polynomial in modulo-2 fashion. The remainder of the division is the CRC byte value.

An example calculation follows.



## Si3052/17/11/18



0 = 4.7 kW pulldown to GND

 $A = Voltage divider between V_A and GND$ 

#### Figure 21. EPROM Circuit



#### **Interrupt Sources**

INTA is a level triggered interrupt pin for Si3052 interrupt sources. The sources for the INTA interrupt are as follows:

- Ring Detect
- PCI Target Abort
- PCI Master Abort
- DMA Read End of Buffer
- DMA Read Interrupt Address
- DMA Write End of Buffer
- DMA Write Interrupt Address
- Interrupt Counter
- ISOcap Frame Detect
- Receive Overload
- Billing tone Detect
- Drop Out Detect
- Overload Detect

**PME** is a level triggered interrupt pin for PCI Power Management events. The source for the **PME** interrupt is ring detect with or without ring validation.

#### **FIFO Buffers**

The FIFO buffers are fixed as 16 bits wide by 8 samples deep for DMA master read and write. The sample data is contained in the lowest 16 bits of a 32-bit word. The FIFO buffers do not support DMA target operations. The FIFO buffers are not memory mapped and cannot be accessed directly.



# Telephone Line Interface Functional Description

Together, the Si3052 and Si3017/11/18 comprise an integrated direct access arrangement (DAA) that provides a programmable line interface to meet global telephone line interface requirements. The device implements Silicon Laboratories' proprietary ISOcap<sup>™</sup> technology, which offers the highest level of integration by replacing an analog front end (AFE), an isolation transformer, relays, opto-isolators, a 2- to 4-wire hybrid,

and other circuitry.

The Si3018 can be fully programmed to meet international requirements and is compliant with FCC, TBR21, JATE, and other country-specific PTT specifications as shown in Table 14. Also, the Si3018 meets the most stringent global requirements for out-ofband energy, emissions, immunity, lightning surges, and safety. The Si3011 meets all TBR21 and FCC requirements. The Si3017 meets all FCC requirements.

|                      |     | Line-Side |          |    |    |              |              |              |
|----------------------|-----|-----------|----------|----|----|--------------|--------------|--------------|
| Country              | OHS | ACT2,ACT  | DCT[1:0] | RZ | RT | 3018         | 3011         | 3017         |
| Argentina            | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Australia            | 1   | 10        | 01       | 0  | 0  | $\checkmark$ |              |              |
| Austria <sup>1</sup> | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Bahrain              | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Belgium <sup>1</sup> | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Brazil               | 0   | 00        | 01       | 0  | 0  | ✓            |              |              |
| Bulgaria             | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Canada               | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Chile                | 0   | 00        | 10       | 0  | 0  | ✓            | $\checkmark$ | $\checkmark$ |
| China                | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Colombia             | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Croatia              | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Cyprus               | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Czech Republic       | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Denmark <sup>1</sup> | 0   | 10        | 11       | 0  | 0  | √            | $\checkmark$ |              |
| Ecuador              | 0   | 00        | 10       | 0  | 0  | √            | $\checkmark$ | $\checkmark$ |
| Egypt                | 0   | 00        | 01       | 0  | 0  | √            |              |              |
| El Salvador          | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Finland <sup>1</sup> | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| France <sup>1</sup>  | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Germany <sup>1</sup> | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Greece <sup>1</sup>  | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |
| Guam                 | 0   | 00        | 10       | 0  | 0  | √            | $\checkmark$ | ✓            |
| Hong Kong            | 0   | 00        | 10       | 0  | 0  | √            | $\checkmark$ | ✓            |
| Hungary              | 0   | 00        | 10       | 0  | 0  | √            | $\checkmark$ | ✓            |
| Iceland <sup>1</sup> | 0   | 10        | 11       | 0  | 0  | ✓            | $\checkmark$ |              |

#### **Table 14. Country Specific Register Settings**

Notes:

1. TBR21 includes the following countries: Austria, Belgium, Denmark, Finland, France, Germany, Greece, Iceland, Ireland, Italy, Luxembourg, Netherlands, Norway, Portugal, Spain, Sweden, Switzerland, and the United Kingdom.

**2.** Supported for loop currents  $\ge$  20 mA.

**3.** Products using the Si3011/17 which have been submitted for JATE approval should document a waiver for the JATE dc termination specification. This specification is met in the Si3018 global line-side device.



|                          |     | Line-Side |          |    |    |              |                |              |
|--------------------------|-----|-----------|----------|----|----|--------------|----------------|--------------|
| Country                  | OHS | ACT2,ACT  | DCT[1:0] | RZ | RT | 3018         | 3011           | 3017         |
| India                    | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$   | $\checkmark$ |
| Indonesia                | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$   | ~            |
| Ireland <sup>1</sup>     | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$   |              |
| Israel                   | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$   |              |
| Italy <sup>1</sup>       | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$   |              |
| Japan                    | 0   | 00        | 01       | 0  | 0  | $\checkmark$ | √ <sup>3</sup> | √3           |
| Jordan                   | 0   | 00        | 01       | 0  | 0  | $\checkmark$ |                |              |
| Kazakhstan               | 0   | 00        | 01       | 0  | 0  | √            |                |              |
| Kuwait                   | 0   | 00        | 10       | 0  | 0  | ✓            | $\checkmark$   | ✓            |
| Latvia                   | 0   | 10        | 11       | 0  | 0  | ✓            | $\checkmark$   |              |
| Lebanon                  | 0   | 10        | 11       | 0  | 0  | ✓            | ~              |              |
| Luxembourg <sup>1</sup>  | 0   | 10        | 11       | 0  | 0  | √            | $\checkmark$   |              |
| Масао                    | 0   | 00        | 10       | 0  | 0  | √            | √              | ✓            |
| Malaysia <sup>2</sup>    | 0   | 00        | 01       | 0  | 0  | ✓            |                |              |
| Malta                    | 0   | 10        | 11       | 0  | 0  | ✓            | $\checkmark$   |              |
| Mexico                   | 0   | 00        | 10       | 0  | 0  | √            | ~              | ✓            |
| Morocco                  | 0   | 10        | 11       | 0  | 0  | √            | $\checkmark$   |              |
| Netherlands <sup>1</sup> | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$   |              |
| New Zealand              | 0   | 11        | 10       | 0  | 0  | $\checkmark$ |                |              |
| Nigeria                  | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$   |              |
| Norway <sup>1</sup>      | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$   |              |
| Oman                     | 0   | 00        | 01       | 0  | 0  | $\checkmark$ |                |              |
| Pakistan                 | 0   | 00        | 01       | 0  | 0  | $\checkmark$ |                |              |
| Peru                     | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$   | $\checkmark$ |
| Philippines              | 0   | 00        | 01       | 0  | 0  | $\checkmark$ |                |              |
| Poland                   | 0   | 00        | 10       | 1  | 1  | ✓            |                |              |
| Portugal <sup>1</sup>    | 0   | 10        | 11       | 0  | 0  | ✓            | $\checkmark$   |              |
| Romania                  | 0   | 00        | 10       | 0  | 0  | ✓            | ~              | ✓            |
| Russia                   | 0   | 00        | 01       | 0  | 0  | ✓            |                |              |
| Saudi Arabia             | 0   | 00        | 10       | 0  | 0  | ~            | $\checkmark$   | ✓            |
| Singapore                | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$   | $\checkmark$ |
| Slovakia                 | 0   | 00        | 10       | 0  | 0  | $\checkmark$ | $\checkmark$   | ~            |
| Slovenia                 | 0   | 10        | 11       | 0  | 0  | $\checkmark$ | $\checkmark$   |              |
| South Africa             | 1   | 00        | 10       | 1  | 0  | ✓            |                |              |
| South Korea              | 0   | 00        | 10       | 1  | 0  | $\checkmark$ |                |              |

#### Table 14. Country Specific Register Settings (Continued)

#### Notes:

1. TBR21 includes the following countries: Austria, Belgium, Denmark, Finland, France, Germany, Greece, Iceland, Ireland, Italy, Luxembourg, Netherlands, Norway, Portugal, Spain, Sweden, Switzerland, and the United Kingdom.

**2.** Supported for loop currents  $\ge$  20 mA.

**3.** Products using the Si3011/17 which have been submitted for JATE approval should document a waiver for the JATE dc termination specification. This specification is met in the Si3018 global line-side device.



|                             |     | Offset 0x40 |          |    |    |              | Line-Side    |              |  |
|-----------------------------|-----|-------------|----------|----|----|--------------|--------------|--------------|--|
| Country                     | OHS | ACT2,ACT    | DCT[1:0] | RZ | RT | 3018         | 3011         | 3017         |  |
| Spain <sup>1</sup>          | 0   | 10          | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |  |
| Sweden <sup>1</sup>         | 0   | 10          | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |  |
| Switzerland <sup>1</sup>    | 0   | 10          | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |  |
| Syria                       | 0   | 00          | 01       | 0  | 0  | $\checkmark$ |              |              |  |
| Taiwan                      | 0   | 00          | 10       | 0  | 0  | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |
| Thailand                    | 0   | 00          | 01       | 0  | 0  | $\checkmark$ |              |              |  |
| UAE                         | 0   | 00          | 10       | 0  | 0  | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |
| United Kingdom <sup>1</sup> | 0   | 10          | 11       | 0  | 0  | $\checkmark$ | $\checkmark$ |              |  |
| USA                         | 0   | 00          | 10       | 0  | 0  | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |
| Yemen                       | 0   | 00          | 10       | 0  | 0  | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |
| NUMERO                      |     |             |          |    | •  |              |              |              |  |

#### Table 14. Country Specific Register Settings (Continued)

Notes:

 TBR21 includes the following countries: Austria, Belgium, Denmark, Finland, France, Germany, Greece, Iceland, Ireland, Italy, Luxembourg, Netherlands, Norway, Portugal, Spain, Sweden, Switzerland, and the United Kingdom.
 Supported for loop currents ≥ 20 mA.

**3.** Products using the Si3011/17 which have been submitted for JATE approval should document a waiver for the JATE dc termination specification. This specification is met in the Si3018 global line-side device.

### Initialization

When the Si3052 is initially powered up, the RESET pin must be asserted. When the RESET pin is de-asserted, the registers have their default values. The DAA registers cannot be accessed during the crystal warm-up period. The following is an example initialization procedure:

- 1. Select the crystal frequency using the XTAL bit (Offset 0x28, bit 24).
- 2. Poll the DAA status bit (Offset 0x4, bit 23) until it indicates the DAA is ready.
- 3. Select the desired sample rate using the SRC bits (Offset 0x37, bits 3:0).
- 4. Power up the line side by clearing the PDL bit (Offset 0x36, bit 4).
- 5. Enable AOUT by setting ARM[1:0] (Offset 0x36, bits 5:0) and ATM[1:0] (Offset 36, bits 6:1) to the desired level.
- 6. Set the required line interface parameters (i.e., DCT[1:0], ACT, OHS, and RT) as defined in Table 14.
- Prior to receiving or transmitting data, ensure FDT (Offset 3C, bit 6) is set indicating the Si3018 is ready for normal operation.

After the procedure is complete, the DAA is ready for off-hook, on-hook line monitoring, and ring detection.

#### **Isolation Barrier**

The Si3052 achieves an isolation barrier through lowcost, high-voltage capacitors in conjunction with Silicon Laboratories' proprietary ISOcap<sup>™</sup> signal processing techniques. These techniques eliminate signal degradation from capacitor mismatches, common mode interference, or noise coupling. The C1, C2, C8, and C9 capacitors isolate the Si3052 system-side device from the Si3017/11/18 line-side device. All transmit, receive, detect, and caller ID control. ring data are communicated through this barrier. Y2 class capacitors can be used to achieve surge performance of 5 kV or greater.

The ISOcap communications link is disabled by default. To enable it, the PDL bit (Offset 0x36, bit 4) must be cleared. No communication between the Si3052 and Si3017/11/18 can occur until this bit is cleared and the FDT bit (Offset 0x3C, bit 6) is high.

## **Parallel Handset Detection**

The Si3052 can detect a parallel handset going offhook. When the Si3052 is off-hook, the loop current can be monitored via the LCS bits (Offset 0x3C, bits 4:0). A significant drop in loop current can signal a parallel handset going off-hook. If a parallel handset causes the LCS bits to read 0s, the DropOut Detect Interrupt bit (Offset 0x34, bit 3) can be checked to verify that a valid line still exists.



For the Si3052 to operate in parallel with another handset, the parallel handset must have a sufficiently high dc termination to support two DAAs off-hook on the same line. Improved parallel handset operation can be achieved by changing the dc impedance from 50 to  $800 \Omega$  by setting the DCR bit (Offset 0x4A, bit 0) and setting DCV[1:0] (Offset 0x4A, bits 7:6) to 00b. MAP = 1 is necessary to access the DCR and DCV bits.

#### **Loop Current Sensing**

The Si3052 measures loop current. The LCS[4:0] bits (Offset 0x3C, bits 4:0) report loop current measurements when off-hook. The following can be determined with the LCS bits:

- When off-hook, detect if a parallel phone goes on- or off-hook.
- Determine if sufficient loop current is available to operate.
- Detect if there is an overload condition (see "Overload Detection" on page 37).

#### **Loop Current Measurement**

When the Si3052 is off-hook, the LCS bits measure loop current in 3.3 mA/bit resolution. These bits detect another phone going off-hook by monitoring the dc loop current. The line current sense transfer function is shown in Figure 22 and is detailed in Table 15. The LCS bits display loop current down to the minimum operation loop current for the DAA, which is set by the MINI[1:0] bits.

When the LCS bits have reached their maximum value, the Loop Current Sense Overload Interrupt bit fires; however, LCSI firing does not necessarily guarantee that an overload situation has occurred. An overload situation in the DAA is determined by the status of the OPD bit. After the LCSI interrupt fires, the OPD bit should be checked to determine if an overload situation exists. The OPD bit indicates an overload situation when loop current exceeds either 160 mA (ILIM = 0) or 60 mA (ILIM = 1).





| LCS[4:0] | Condition                                                                                                                                                                                                               |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00000    | Insufficient line current for normal operation. Use the DODI bit (Offset 0x34, bit 3) to determine if a line is still connected.                                                                                        |
| 00100    | Minimum line current for normal operation. (MINI[1:0] = 01)                                                                                                                                                             |
| 11111    | Loop current may be excessive. For FCC, low voltage, and JATE termination, current may be >120 mA. For TBR21, current may be >60 mA. Use the OPD bit (Offset 0x43, bit 1) to determine if an overload condition exists. |



## Si3052/17/11/18

## Off-Hook

The software generates an off-hook command by setting the OH bit (Offset 0x35, bit 0). This state seizes the line for incoming/outgoing calls and can also be used for pulse dialing. When on-hook, negligible dc current flows through the hookswitch. When off-hook, the hookswitch transistor pair, Q1 and Q2, turn on. A termination impedance is applied across TIP and RING and causes dc loop current to flow. The termination impedance has an ac and dc component.

Several events occur internally to the DAA when the OH bit is set. There is a 250 µs latency for the off-hook command to communicate to the line-side device. When the line-side device goes off-hook, an off-hook counter forces a delay before transmission or reception can occur. This off-hook counter time is controlled by the FOH[1:0] bits (Offset 0x4F, bits 6:5). The default setting for the off-hook counter time is 128 ms, but can be adjusted up to 512 ms or down to either 64 or 8 ms. After the off-hook counter expires, a resistor calibration is performed for 17 ms. The resistor calibration can be disabled by setting the RCALD bit (Offset 0x49, bit 5). After the resistor calibration is performed, an ADC calibration is performed for 256 ms. The ADC calibration can be disabled by setting the CALD bit (Offset 0x41, bit 5). Refer to "Calibration" on page 37 for information on automatic and manual calibration. Disabling the resistor and the ADC calibrations should only be done when a fast response is needed after going off-hook, such as when responding to a Type II caller-ID signal. See "Caller ID" on page 36. To calculate the total time required to go off-hook and start transmission or reception, the digital filter delay (typically 1.5 ms with the FIR filter) should be included in the calculation.

#### **DC** Termination

The Si3052 has four programmable dc termination modes that are selected with the DCT[1:0] bits (Offset 0x40, bits 3:2).

FCC mode (DCT[1:0] =  $10_b$ ), shown in Figure 23, is the default dc termination mode and supports a transmit full scale level of -0.5 dBm at TIP and RING. This mode meets FCC requirements and the requirements of many other countries.



Figure 23. FCC Mode I/V Characteristics

TBR21 mode (DCT[1:0] =  $11_b$ ), shown in Figure 24, provides current limiting while maintaining a transmit full-scale level of -0.5 dBm at TIP and RING. The dc termination current limits before reaching 60 mA.



Figure 24. TBR21 Mode I/V Characteristics

Japan mode (DCT[1:0] =  $01_b$ ), shown in Figure 25, is a lower voltage mode and supports a transmit full-scale level of -0.5 dBm. The low voltage requirement is dictated by countries, such as Japan and Malaysia.





Low-voltage mode (DCT[1:0] =  $00_b$ ), shown in Figure 26, is the lowest line voltage mode supported on the Si3052, with a transmit full-scale level of -0.5 dBm. This low-voltage mode is offered for situations that require low line voltage operation.



## **AC Termination**

The Si3052 has four ac termination impedance settings. The ACT and ACT2 bits select the ac impedance. The available ac termination settings are listed in Table 16.

| ACT2 | АСТ | AC Termination                                                                                                                                                        |
|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0   | Real, nominal 600 $\Omega$ termination that satisfies the impedance requirements of FCC part 68, JATE, and other countries.                                           |
| 0    | 1   | Complex impedance that satisfies global complex impedance requirements.                                                                                               |
| 1    | 0   | Complex impedance that satisfies global<br>complex impedance requirements<br>EXCEPT New Zealand. Achieves higher<br>return loss for some complex ac termi-<br>nation. |
| 1    | 1   | Complex impedance for use in New Zealand.                                                                                                                             |

#### Table 16. AC Termination Settings

### Transhybrid Balance

The Si3052 contains an on-chip analog hybrid that performs the 2- to 4-wire conversion and near-end echo cancellation. This hybrid circuit is adjusted for each ac termination setting selected. The Si3052 also offers a digital hybrid for additional near-end echo cancellation. For each ac termination setting selected, the eight programmable hybrid registers (Offsets 0x5D–0x64) can be programmed with coefficients to increase cancellation of real-world line characteristics. The digital filter can produce 10 dB or greater of near-end echo cancellation provided by the analog hybrid circuitry.

#### **Ring Detection**

The ring signal is connected from TIP and RING to the RNG1 and RNG2 pins. The Si3052 supports either fullor half-wave ring detection. Full-wave ring detection detects a polarity reversal and the ring signal. See "Caller ID" on page 36. The ring detection threshold is programmable with the RT bit (Offset 0x40, bit 0).

The ring detector output can be monitored with the register bits RDTP, RDTN, and RDT (Offset 0x35, bits 6, 5, and 2). Software must detect the frequency of the ring signal to distinguish a ring from pulse dialing by telephone equipment connected in parallel. Alternatively, hardware ring validation can be used. See "Ring Validation" on page 34.

The ring detector mode is controlled by the RFWE bit (Offset 0x42, bit 1). When the RFWE bit is 0 (default mode), the ring detector operates in half-wave rectifier mode. Only positive ring signals are detected. A positive ring signal is defined as a voltage greater than the ring threshold across RNG1-RNG2. Conversely, a negative



## Si3052/17/11/18

ring signal is defined as a voltage less than the negative ring threshold across RNG1-RNG2.

When the RFWE bit is 1, the ring detector operates in full-wave rectifier mode. Positive and negative ring signals are detected.

The RDTP and RDTN behavior is based on the RNG1-RNG2 voltage. When the signal on RNG1-RNG2 is above the positive ring threshold, the RDTP bit is set. When the signal on RNG1-RNG2 is below the negative ring threshold, the RDTN bit is set. When the signal on RNG1-RNG2 is between these thresholds, neither bit is set.

The RDT behavior is also based on the RNG1-RNG2 voltage. When the RFWE bit is 0, a positive ring signal sets the RDT bit for a period of time. When the RFWE bit is 1, either a positive or negative ring signal sets the RDT bit.

The RDT bit acts like a one shot. When a new ring signal is detected, the one shot is reset. If no new ring signals are detected before the one shot counter reaches 0, the RDT bit returns to 0. The length of this count (in seconds) is 65536 divided by the sample rate. The RDT bit is also reset to 0 by an off-hook event.

## **Ring Validation**

This feature prevents false triggering of a ring detection by validating the ring parameters. Invalid signals, such as line-voltage changes when a parallel handset goes off-hook, pulse dialing, and high-voltage line tests, are ignored. Ring validation can be enabled during normal operation and in low-power sleep mode.

The ring validation circuit operates by calculating the time between alternating crossings of positive and negative ring thresholds to validate that the ring frequency is within tolerance. High- and low-frequency tolerances are programmable in the RAS[5:0] and RMX[5:0] fields. The RCC[2:0] bits define the length of time the ring signal must be within tolerance.

Once the duration of the ring frequency is validated by the RCC bits, the circuitry stops checking for frequency tolerance and begins checking for the end of the ring signal, which is defined by a lack of additional threshold crossings for a period of time configured by the RTO[3:0] bits. When the ring frequency is first validated, a timer defined by the RDLY[2:0] bits is started. If the RDLY[2:0] timer expires before the ring timeout, the ring is validated, and a valid ring is indicated. If the ring timeout expires before the RDLY[2:0] timer, a valid ring is not indicated.

Ring validation requires five parameters:

- Timeout parameter to place a lower limit on the frequency of the ring signal on the RAS[5:0] bits (Offset 0x48, bits 5:0). The frequency is measured by calculating the time between crossings of positive and negative ring thresholds.
- Minimum count to place an upper limit on the frequency on the RMX[5:0] bits (Offset 0x46, bits 5:0).
- Time interval over which the ring signal must be the correct frequency on the RCC[2:0] bits (Offset 0x47, bits 2:0).
- Timeout period that defines when the ring pulse has ended with the most recent ring threshold crossing on the RTO [3:0] bits (Offset 0x47, bits 6:3).
- Delay period between when the ring signal is validated and when a valid ring signal is indicated to help accommodate distinctive ring on the RDLY [2:0] bits (Offset 0x47, bit 7; Offset 0x46, bits 7:6)

The ring validation enable bit, RNGV (Offset 0x48,bit 7), enables or disables the ring validation feature in normal operating mode and low-power sleep mode.

## **Ringer Impedance and Threshold**

The ring detector in many DAAs is ac coupled to the line with a large 1  $\mu$ F, 250 V decoupling capacitor. The ring detector on the Si3052 is resistively coupled to the line. The network produces a high ringer impedance to the line of approximately 20 M $\Omega$  to meet the majority of country PTT specifications including FCC and TBR21.

Several countries including Poland, South Africa, and Slovenia require a maximum ringer impedance that can be met with an internally-synthesized impedance by setting the RZ bit (Offset 0x40, bit 1).

Countries also specify ringer thresholds differently. The RT bit (Offset 0x40, bit 0) selects between two different ringer thresholds:  $15 \text{ V} \pm 10\%$  and  $21.5 \text{ V} \pm 10\%$ . These two settings satisfy ringer threshold requirements worldwide. The thresholds are set so that a ring signal is guaranteed to not be detected below the minimum, and a ring signal is guaranteed to be detected above the maximum.

## **DTMF** Dialing

The Si3018 meets all the country requirements for DTMF dialing listed in Table 14 on page 28. If desired, higher DTMF levels can be achieved by setting the DIAL bit (Offset 0x42, bit 6) at low loop currents (<15 mA). Higher DTMF levels can also be achieved if the amplitude is increased and the peaks of the DTMF signal are clipped at digital full scale, avoiding wrapping the waveform.



Clipping the signal produces distortion and intermodulation of the signal. Generally, increased distortion between 10–20% is acceptable during DTMF signaling. Several dB higher DTMF levels can be achieved with this technique, compared with a digital full-scale peak signal.

## Pulse Dialing and Spark Quenching

Going off- and on-hook to generate make and break pulses accomplishes pulse dialing. The nominal rate is 10 pulses per second. Some countries have tight specifications for pulse fidelity including make and break times, make resistance, and rise and fall times. In a traditional solid-state dc holding circuit, there are considerations for meeting these requirements.

The Si3052 dc holding circuit has active control of the on-hook and off-hook transients to maintain pulse dialing fidelity.

Spark quenching requirements in countries, such as Italy, the Netherlands, South Africa, and Australia, address the on-hook transition during pulse dialing. These tests provide an inductive dc feed resulting in a large voltage spike. A spike is caused by the line inductance and the sudden decrease in current through the loop when going on-hook. The traditional way of addressing this problem is to put a parallel RC shunt across the hookswitch relay. The capacitor is large (~1 µF, 250 V) and relatively expensive. In the Si3052, the OHS bit (Offset 0x40, bit 6), OHS2 bit (Offset 0x4F, bit 3), and SQ[1:0] bits (Offset 0x6B, bits 6,4) can ramp down the loop current to pass these tests without requiring additional components. A slow ramp-down of the loop current introduces a delay between the time the OH bit is cleared and the time the DAA actually goes on-hook.

To ensure proper operation of the DAA during pulse dialing, disable the automatic resistor calibration that is performed each time the DAA enters the off-hook state by setting the RCALD bit.

# Billing Tone Detection and Receive Overload

"Billing tones" or "metering pulses" generated by the central office can produce modem connection difficulties. The billing tone is a 12 or 16 kHz signal and is occasionally used in Germany, Switzerland, and South Africa. Depending on line conditions, the billing tone might be large enough to cause major errors related to the modem data. The Si3052 chipset can provide feedback indicating the beginning and end of a billing tone.

Billing tone detection is enabled by setting the BTE bit (Offset 0x41, bit 2). Billing tones less than 1.1  $V_{\text{PK}}$  on

the line are filtered out by the low-pass digital filter on the Si3052. The ROV bit (Offset 0x41, bit 1) is set when a line signal is greater than 1.1 V<sub>PK</sub>, indicating a receive overload condition. The BTD bit (Offset 0x41, bit 0) is set when a line signal (billing tone) is large enough to excessively reduce the line-derived power supply of the Si3018 line-side device. When the BTD bit is set, the dc termination is changed to an 800  $\Omega$  dc impedance to ensure minimum line voltage levels even in the presence of billing tones.

The OVL bit (Offset 0x43, bit 2) can be pulled following a billing tone detection. When the OVL bit returns to 0, indicating that the billing tone has passed, the ROV bit remains sticky and must be written to 0 to be reset. After the billing tone passes, the DAA initiates an autocalibration sequence that must complete before data can be transmitted.

Certain line events, such as an off-hook event on a parallel phone or a polarity reversal, can trigger the ROV or the BTD bits, after which the ROV bit must be reset. Look for multiple events before qualifying if billing tones are actually present.

Although the DAA remains off-hook during a billing tone event, the received data from the line is corrupted when a large billing tone occurs. To receive data through a billing tone, an external LC filter must be added. A modem manufacturer can provide this filter in the form of a dongle that connects on the phone line before the DAA. The manufacturer does not have to include a costly LC filter internal to the modem when it is only necessary to support a few countries.

Alternatively, when a billing tone is detected, the system software can notify the user that a billing tone has occurred. The user can contact the telephone company to disable the billing tones or to purchase an external LC filter.

## **Billing Tone Filter (Optional)**

To operate without degradation during billing tones in Germany, Switzerland, and South Africa, an external LC notch filter is required. The Si3052 can remain off-hook during a billing tone event, but modem data is lost in the presence of large billing tone signals. The notch filter design requires two notches, one at 12 kHz and one at 16 kHz. Because these components are fairly expensive and few countries supply billing tone support, this filter is placed in an external dongle or added as a population option for these countries. Figure 27 shows an example billing tone filter.

L1 must carry the entire loop current. The series resistance of the inductors is important to achieve a narrow and deep notch. This design has more than 25 dB of attenuation at 12 and 16 kHz.



| Symbol | Value                        |
|--------|------------------------------|
| C1,C2  | 0.027 μF, 50 V, ±10%         |
| C3     | 0.01 μF, 250 V, ±10%         |
| L1     | 3.3 mH, >120 mA, <10 Ω, ±10% |
| L2     | 10 mH, >40 mA, <10 Ω, ±10%   |

## Table 17. Component Values—Optional Billing Tone Filters



#### Figure 27. Billing Tone Filter

The billing tone filter affects the DAA's ac termination and return loss. The current complex ac termination passes worldwide return loss specifications with and without the billing tone filter by at least 3 dB. The ac termination is optimized for frequency response and hybrid cancellation while having greater than 4 dB of margin with or without the dongles for South Africa, Australia, TBR21, Germany, and Switzerland countryspecific specifications.

#### **On-Hook Line Monitor**

The Si3052 receives line activity when in an on-hook state through the RNG1/2 pins. This mode detects caller ID data and no line current is drawn. See "Caller ID" on page 36. This mode is enabled by setting the ONHM bit (Offset 0x35, bit 3). ARX [2:0] (Offset 0x3F, bits 2:0) provides gain to the normal receive path of the DAA and functions as a gain bit for the on-hook line monitor.

## Caller ID

The Si3052 can pass caller ID data from the phone line to a software caller ID decoder.

#### Type I Caller ID

Type I Caller ID sends the CID data while the phone is on-hook. In systems where the caller ID data is passed on the phone line between the first and second rings, utilize the following method to capture the caller ID data:

- 1. After identifying a ring signal using one of the methods described in "Ring Detection" on page 33, determine when the first ring has completed.
- 2. Assert the ONHM bit (Offset 0x35, bit 3) to enable current caller ID.
- 3. The low-current ADC, which is powered from the systemside device, digitizes the caller ID data passed across the RNG 1/2 pins.
- 4. Clear the ONHM bit after the caller ID data is received.

In systems where the caller ID data is preceded by a line polarity (battery) reversal, use the following method to capture the caller ID data:

- Enable full-wave rectified ring detection (Offset 0x42, bit 1).
- 2. Monitor the RDTP and RDTN register bits to identify whether a polarity reversal or ring signal has occurred. A polarity reversal trips either the RDTP or RDTN ring detection bits, and, thus, the full-wave ring detector must be used to distinguish a polarity reversal from a ring. The lowest specified ring frequency is 15 Hz; therefore, if a battery reversal occurs, the DSP software should wait a minimum of 40 ms to verify that the event observed is a battery reversal and not a ring signal. This time is greater than half the period of the longest ring signal. If another edge is detected during this 40 ms pause, this event is characterized as a ring signal and not a battery reversal.
- Assert the ONHM bit (Offset 0x35, bit 3) to enable the lowcurrent caller ID ADC. The low-current ADC, which is powered from the system-side device, digitizes the caller ID data passed across the RNG 1/2 pins.
- 4. Clear the ONHM bit after the caller ID data is received.

#### Type II Caller ID

Type II Caller ID sends the CID data while the phone is off-hook and is often referred to as caller ID/call waiting (CID/CW). To receive the CID data while off-hook, use the following procedure:

- 1. The Caller Alert Signal (CAS) tone is sent from the Central Office (CO) and is digitized along with the line data. The software must detect the presence of this tone.
- 2. Since the Si3052 is the only device on the line and is Type II CID-compliant, the software must mute its upstream data output to avoid propagation of its reply tone and the subsequent CID data. After muting its upstream data output, the software must then return an acknowledgement (ACK) tone to the CO to request the



transmission of the CID data.

- 3. The CO then responds with the CID data, and the software unmutes the upstream data output and continues with normal operation.
- 4. The muting of the upstream data path by the software mutes the handset in a telephone application so the user cannot hear the acknowledgement tone and CID data being sent.

The CID data presented to the software could have up to a 10% dc offset. The software caller ID decoder must either use a high-pass or a band-pass filter to accurately retrieve the caller ID data.

### **Overload Detection**

The Si3052 can be programmed to detect an overload condition that exceeds the normal operating power range of the DAA circuit. To use the overload detection feature, the following steps should be performed:

- 1. Set the OH bit (Offset 0x35, bit 0) to go off-hook, and wait 25 ms to allow line transients to settle.
- Enable overload detection by setting the OPE bit (Offset 0x41, bit 3).

If the DAA senses an overload situation, it automatically presents an 800  $\Omega$  impedance to the line to reduce the hookswitch current. At this time, the DAA also sets the OPD bit (Offset 0x43, bit 0) to indicate that an overload condition exists. The line current detector within the DAA has a threshold that is dependant upon the ILIM bit (Offset 0x4A, bit 1). When ILIM = 0, the overload detection threshold equals 160 mA. When ILIM = 1, the overload detection threshold equals 60 mA. The OPE bit should always be cleared before going off-hook.

### **Gain Control**

The Si3052 supports multiple receive gain and transmit attenuation settings (Offset 0x3F). The receive path supports gains of 0, 3, 6, 9, and 12 dB, as selected with the ARX[2:0] bits. The receive path can be muted with the RXM bit. The transmit path supports attenuations of 0, 3, 6, 9, and 12 dB, as selected with the ATX[2:0] bits. The transmit path can be muted with the TXM bit.

#### Sample Rate Converter

The SCR [3:0] bits (Offset 0x37, bits 3:0) are used to select the sample rate. The following sample rates are supported: 7200, 8000, 8229, 8400, 9000, 9600, 10286, 12000, 13714, and 16000 Hz.

#### **Filter Selection**

The Si3052 supports two filter selections for the receive and transmit signals as defined in Table 10 and Table 11 on page 13. The IIRE (Offset 0x40, bit 4) selects between the IIR and FIR filters. The IIR filter provides a

lower, but non-linear, group delay than the default FIR filter.

#### **Power Management**

The Si3052 supports four basic power management operation modes: normal operation, reset operation, sleep mode, and full powerdown mode. The power management modes are controlled by the PDL and PDN bits (Offset 0x36, bits 4,3).

On powerup or following a reset, the Si3052 is in reset operation. The PDL bit is set, and the PDN bit is cleared. The Si3052 is fully-operational except for the ISOcap<sup>™</sup> link. No communication between the Si3052 and Si3017/11/18 can occur during reset operation. Bits associated with the Si3017/11/18 are not valid in this mode.

The most common mode of operation is normal operation. The PDL and PDN bits are cleared. The Si3052 is fully-operational, and the ISOcap link is passing information between the Si3052 and the Si3017/11/18. A valid sample rate must be programmed before entering this mode.

The Si3052 supports a low-power sleep mode for the wake-up-on-ring feature of many modems. The sample rate must be programmed with a valid non-zero value before enabling sleep mode. The PDN bit must then be set and the PDL bit cleared. The Si3052 is non-functional except for the ISOcap link signal. To take the Si3052 out of sleep mode, pulse (RESET) low.

In summary, the powerdown/up sequence for sleep mode is as follows:

- 1. SRC[3:0] must have a valid non-zero value.
- 2. Set the PDN bit (Offset 0x36, bit 3) and clear the PDL bit (Offset 0x36, bit 4).
- 3. Reset the Si3052 by pulsing the  $\overline{\text{RESET}}$  pin.
- 4. Program registers to required settings.

The Si3052 also supports an additional powerdown mode. When the PDN and PDL bits are set, the chipset enters a complete powerdown mode and draws negligible current (deep sleep mode). Normal operation is restored using the same process for taking the Si3052 out of sleep mode.

#### Calibration

The Si3017/11/18 initiates an auto-calibration by default when the device goes off-hook or experiences a loss in line power. Calibration removes offsets that are present in the on-chip ADC and which could affect the ADC dynamic range. Auto-calibration is initiated after the DAA dc termination stabilizes and takes 256 ms to complete. Because of the large variation in line conditions and line card behavior that is presented to



the DAA, it might be beneficial to use manual calibration instead of auto-calibration.

Execute manual calibration as close to 256 ms as possible before valid transmit/receive data is expected.

The following steps implement manual calibration:

- 1. The CALD (Offset 0x41, bit 5) bit must be set to 1.
- 2. The MCAL bit (Offset 0x41, bit 6) must be toggled to one and then 0 to begin and complete the calibration.
- 3. The calibration is completed in 256 ms.

# **In-Circuit Testing**

Four loopback modes exist allowing increased coverage of system components. For three of the test modes, an off-hook sequence must be performed.

For the start-up test mode, no line-side power is necessary, and no off-hook sequence is required. The start-up test mode is enabled by default. When the PDL bit (Offset 0x36, bit 4) is set (the default case), the lineside is in a powerdown mode, and the PCI side is in a digital loop-back mode. Data received is passed through the internal filters and transmitted. This path introduces approximately 0.9 dB of attenuation. There is a group delay of transmit and receive filters. Clearing the PDL bit disables this mode, and the data is switched to the receive data from the line-side. When the PDL bit is cleared, the FDT bit (Offset 0x3C, bit 6) becomes active indicating the successful communication between the Si3017/11/18 and the Si3052. This verifies that the ISOcap<sup>™</sup> link is operational.

The remaining test modes require an off-hook sequence to operate. The following sequence defines the off-hook requirements:

- 1. Powerup or reset.
- 2. Program the required sample rate.
- 3. Enable line-side device by clearing PDL bit.
- 4. Issue off-hook
- 5. Allow calibration to occur.
- 6. Set required test mode.

The ISOcap<sup>™</sup> digital loopback mode allows the data pump to provide a digital input test pattern and receive that digital test pattern back. To enable this mode, set the DL bit (Offset 0x31, bit 1). The isolation barrier is actually being tested. The digital stream is delivered across the isolation capacitors (C1 and C2) to the lineside device and returned across the same barrier. While an off-hook sequence is necessary, a valid line feed is not needed for this test.

The analog loopback mode allows an external device to drive a signal on the telephone line into the Si3017/11/18 line-side device and have it driven back out onto the line. This mode is for testing external

components connecting the RJ-11 jack (TIP and RING) to the Si3017/11/18. To enable this mode, set the AL bit (Offset 0x32, bit 3).

The final testing mode, internal analog loopback, allows the system to test the basic operation of the transmit and receive paths on the line-side device and the external components. In this test mode, the data pump provides a digital test waveform. Data is passed across the isolation barrier, transmitted to and received from the line, passed back across the isolation barrier, and presented to the data pump. To enable this mode, clear the HBE bit (Offset 0x32, bit 1). The test circuit in Figure 2 on page 11 is an adequate line feed for this test.

**Note:** All test modes are mutually-exclusive. If more than one test mode is enabled concurrently, the results are unpredictable.

### **Revision Identification**

The revision of the system side (Si3052) and line side (Si3017/11/18) can be determined using the SREV[3:0] bits (Offset 0x3B, bits 3:0) and LREV[3:0] bits (Offset 0x3D, bits 5:2), respectively. Table 18 lists the revision values.

| Revision | Si3052 | Si3017/11/18 |
|----------|--------|--------------|
| С        | 0011   | 0011         |
| D        | 0100   | 0100         |

#### Table 18. Revision Values

### **Register Map**

The Si3052 is designed to provide backwards compatibility to previous designs based on the Si3035 and Si3034 DAAs. When the MAP bit (Offset 0x31, bit 6) is cleared (default value), the Si3052 operates in this backwards-compatible mode. When the MAP bit is set, several bits in the register map become available and several other bits are no longer accessible. The Si3052 is designed to operate in either MAP = 1 or MAP = 0. Following powerup or reset, the desired MAP mode should be selected prior to setting other bits, and the MAP mode should remain in the same state until the next power up or reset. Table 19 shows the bits affected by the state of the MAP bit.



| MAP = 0       | MAP = 1   |
|---------------|-----------|
| ATM[1:0], TXM | ATM[7:0]  |
| ARM[1:0], RXM | ARM[7:0]  |
| DCT[1:0]      | DCV[1:0]  |
| DIAL          | MINI[1:0] |
| FJM           | ILIM      |
| VOL [1:0]     | DCR       |
|               | HYBx[7:0] |

When MAP = 1, the ATM[7:0] bits replace the ATM[1:0] and TXM bits. The ARM[7:0] replaces the ARM[1:0] and RXM bits. The DCV[1:0], MINI[1:0], and ILIM bits replace the DCT[1:0] bits. Table 20 lists the equivalent settings for dc termination.

|                                | DCV[1:0] | MINI[1:0] | ILIM |
|--------------------------------|----------|-----------|------|
| DCT[1:0] = 00<br>(low voltage) | 00       | 11        | 0    |
| DCT[1:0] = 01<br>(JATE)        | 01       | 11        | 0    |
| DCT[1:0] = 10<br>(FCC)         | 10       | 00        | 0    |
| DCT[1:0] = 11<br>(TBR21)       | 10       | 00        | 1    |

Table 20. DC Termination Equivalents

Table 20 should be used to translate the DCT[1:0] bits in Table 14, "Country Specific Register Settings," on page 28. The DIAL, FJM, and VOL[1:0] bits do not have a MAP = 1 equivalent and are unused.

The DCR bit switches the dc termination into 800  $\Omega$  mode. This is the same mode used by the billing tone detector and overload detector. The HYBx registers are described in the section, "Transhybrid Balance" on page 33.



# **PCI Configuration Registers**

**Note:** Registers not listed here are reserved and must not be written.

Table 21. PCI Register Summary

| Register | Name                                        |         |     |      |        |      |      |       | Bi    | ts       |     |     |     |      |     |     |      |
|----------|---------------------------------------------|---------|-----|------|--------|------|------|-------|-------|----------|-----|-----|-----|------|-----|-----|------|
| 00h      | PCI Device ID                               | D31     | D30 | D29  | D28    | D27  | D26  | D25   | D24   | D23      | D22 | D21 | D20 | D19  | D18 | D17 | D16  |
|          | and Vendor ID                               |         |     |      |        |      |      |       | DID[  | 15:0]    |     |     |     |      |     |     |      |
|          |                                             | D15     | D14 | D13  | D12    | D11  | D10  | D9    | D8    | D7       | D6  | D5  | D4  | D3   | D2  | D1  | D0   |
|          |                                             |         |     |      |        |      |      |       | VID[  | 15:0]    |     |     |     |      |     |     |      |
| 04h      | PCI Status                                  | D31     | D30 | D29  | D28    | D27  | D26  | D25   | D24   | D23      | D22 | D21 | D20 | D19  | D18 | D17 | D16  |
|          | and Command                                 | DPE     | SSE | RMAS | RTAS   | STAS | DST  | [1:0] | DPD   | FBBC     |     | C66 | CPM | INTS |     |     |      |
|          |                                             | D15     | D14 | D13  | D12    | D11  | D10  | D9    | D8    | D7       | D6  | D5  | D4  | D3   | D2  | D1  | D0   |
|          |                                             |         |     |      |        |      | INTD | FBBM  | SEE   | STEP     | PEN |     | MWI |      | BME | MAE | IOAE |
| 08h      | Device                                      | D31     | D30 | D29  | D28    | D27  | D26  | D25   | D24   | D23      | D22 | D21 | D20 | D19  | D18 | D17 | D16  |
|          | Revision<br>Identification                  |         |     |      |        |      |      |       | CC[2  | 23:8]    |     |     |     |      |     |     |      |
|          |                                             | D15     | D14 | D13  | D12    | D11  | D10  | D9    | D8    | D7       | D6  | D5  | D4  | D3   | D2  | D1  | D0   |
|          |                                             |         |     |      | CC[    | 7:0] |      |       |       | REV[7:0] |     |     |     |      |     |     |      |
| 0Ch      | Cache Line<br>Size, Master<br>Latency Timer | D31     | D30 | D29  | D28    | D27  | D26  | D25   | D24   | D23      | D22 | D21 | D20 | D19  | D18 | D17 | D16  |
|          |                                             | HT[7:0] |     |      |        |      |      |       |       |          |     |     |     |      |     |     |      |
|          |                                             | D15     | D14 | D13  | D12    | D11  | D10  | D9    | D8    | D7       | D6  | D5  | D4  | D3   | D2  | D1  | D0   |
|          |                                             |         |     | MLTO | C[5:0] |      | •    |       |       | CLS[7:0] |     |     |     |      |     |     | •    |
| 10h      | Memory Base                                 | D31     | D30 | D29  | D28    | D27  | D26  | D25   | D24   | D23      | D22 | D21 | D20 | D19  | D18 | D17 | D16  |
|          | Address                                     |         |     |      |        |      |      |       | MBA[  | 31:16]   |     |     |     |      |     | •   |      |
|          |                                             | D15     | D14 | D13  | D12    | D11  | D10  | D9    | D8    | D7       | D6  | D5  | D4  | D3   | D2  | D1  | D0   |
|          |                                             |         |     |      |        |      |      |       | MBA[  | [15:0]   |     |     |     |      |     |     |      |
| 14h      | I/O Base                                    | D31     | D30 | D29  | D28    | D27  | D26  | D25   | D24   | D23      | D22 | D21 | D20 | D19  | D18 | D17 | D16  |
|          | Address                                     |         |     |      |        |      |      |       | IOBA[ | 31:16]   |     |     |     |      |     |     |      |
|          |                                             | D15     | D14 | D13  | D12    | D11  | D10  | D9    | D8    | D7       | D6  | D5  | D4  | D3   | D2  | D1  | D0   |
|          |                                             |         |     |      |        |      |      |       | IOBA  | [15:0]   |     |     |     |      |     |     |      |
| 2Ch      | Subsystem ID,                               | D31     | D30 | D29  | D28    | D27  | D26  | D25   | D24   | D23      | D22 | D21 | D20 | D19  | D18 | D17 | D16  |
|          | Subsystem<br>Vendor ID                      |         |     |      |        |      |      |       | SSID  | [15:0]   |     |     |     |      |     | •   |      |
|          |                                             | D15     | D14 | D13  | D12    | D11  | D10  | D9    | D8    | D7       | D6  | D5  | D4  | D3   | D2  | D1  | D0   |
|          |                                             |         |     | 1    | 1      |      | 1    | 1     | SVID  | [15:0]   | 1   | 1   | 1   | 1    | 1   | 1   | 1    |



| Register | Name                       |           |     |       |     |        |       |     | Bi  | ts    |           |     |      |        |     |       |       |  |
|----------|----------------------------|-----------|-----|-------|-----|--------|-------|-----|-----|-------|-----------|-----|------|--------|-----|-------|-------|--|
| 34h      | Capabilities<br>Pointer    | D31       | D30 | D29   | D28 | D27    | D26   | D25 | D24 | D23   | D22       | D21 | D20  | D19    | D18 | D17   | D16   |  |
|          |                            | D15       | D14 | D13   | D12 | D11    | D10   | D9  | D8  | D7    | D6        | D5  | D4   | D3     | D2  | D1    | D0    |  |
|          |                            |           |     |       |     |        |       |     |     |       |           |     | CPTF | R[7:0] |     |       |       |  |
| 3Ch      | MAX_LAT,                   | D31       | D30 | D29   | D28 | D27    | D26   | D25 | D24 | D23   | D22       | D21 | D20  | D19    | D18 | D17   | D16   |  |
|          | MIN_GNT,<br>Interrupt Pin, |           |     |       | MLA | T[7:0] |       |     |     |       |           |     | MGN  | T[7:0] |     |       |       |  |
|          | Interrupt Line             | D15       | D14 | D13   | D12 | D11    | D10   | D9  | D8  | D7    | D6        | D5  | D4   | D3     | D2  | D1    | D0    |  |
|          |                            | INTP[7:0] |     |       |     |        |       |     |     |       | INTL[7:0] |     |      |        |     |       |       |  |
| 40h      | Retry Time-                | D31       | D30 | D29   | D28 | D27    | D26   | D25 | D24 | D23   | D22       | D21 | D20  | D19    | D18 | D17   | D16   |  |
|          | out, TRDY<br>Timeout       |           |     |       |     |        |       |     |     |       |           |     |      |        |     |       |       |  |
|          |                            | D15       | D14 | D13   | D12 | D11    | D10   | D9  | D8  | D7    | D6        | D5  | D4   | D3     | D2  | D1    | D0    |  |
|          |                            | RT[7:0]   |     |       |     |        |       |     |     |       | TYT[7:0]  |     |      |        |     |       |       |  |
| 80h      | Power                      | D31       | D30 | D29   | D28 | D27    | D26   | D25 | D24 | D23   | D22       | D21 | D20  | D19    | D18 | D17   | D16   |  |
|          | Management<br>Capabilities | P3C       | РЗН | PD2   | PD1 | PD0    | D2S   | D1S | AL  | JXC[2 | :0]       | DVS |      | PCL    | V   | ER[2: | 0]    |  |
|          | 1                          | D15       | D14 | D13   | D12 | D11    | D10   | D9  | D8  | D7    | D6        | D5  | D4   | D3     | D2  | D1    | D0    |  |
|          |                            |           |     |       | NXT | [7:0]  |       |     |     |       |           |     | CID  | [7:0]  |     |       |       |  |
| 84h      | Power                      | D31       | D30 | D29   | D28 | D27    | D26   | D25 | D24 | D23   | D22       | D21 | D20  | D19    | D18 | D17   | D16   |  |
|          | Management<br>Control and  |           |     |       |     |        |       |     |     |       |           |     |      |        |     |       |       |  |
|          | Status (Vaux               | D15       | D14 | D13   | D12 | D11    | D10   | D9  | D8  | D7    | D6        | D5  | D4   | D3     | D2  | D1    | D0    |  |
|          | powered)                   | PMS       | DSC | [1:0] |     | DSE    | [3:0] |     | PME |       |           |     |      |        |     | PST   | [1:0] |  |

# Table 21. PCI Register Summary (Continued)



# PCI Register 00h. PCI Device ID and Vendor ID

| Bit  | D31 | D30       | D29 | D28 | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Name |     | DID[15:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Туре |     |           |     |     |     |     |     | F   | २   |     |     |     |     |     |     |     |
| Bit  | D15 | D14       | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     | VID[15:0] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Туре |     | R         |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

| Bit   | Name      | Function                                                                  |
|-------|-----------|---------------------------------------------------------------------------|
| 31:16 | DID[15:0] | Device Identification.<br>PCI Device ID is 3052 for the Si3052 device.    |
| 15:0  | VID[15:0] | Vendor Identification.<br>PCI Vendor ID is 1543 for Silicon Laboratories. |



#### PCI Register 04h. PCI Status and Command

| Bit  | D31 | D30 | D29  | D28  | D27  | D26  | D25   | D24 | D23  | D22 | D21 | D20 | D19  | D18 | D17 | D16  |
|------|-----|-----|------|------|------|------|-------|-----|------|-----|-----|-----|------|-----|-----|------|
| Name | DPE | SSE | RMAS | RTAS | STAS | DST  | [1:0] | DPD | FBBC |     | C66 | CPM | INTS |     |     |      |
| Туре | R   | R   | R    | R    | R    | F    | २     | R   | R    |     | R   | R   | R    |     |     |      |
| Bit  | D15 | D14 | D13  | D12  | D11  | D10  | D9    | D8  | D7   | D6  | D5  | D4  | D3   | D2  | D1  | D0   |
|      |     |     | 1    |      |      |      |       |     |      |     |     |     |      |     |     |      |
| Name |     |     |      |      |      | INTD | FBBM  | SEE | STEP | PEN |     | MWI |      | BME | MAE | IOAE |

| Bit   | Name     | Function                                                                                                             |
|-------|----------|----------------------------------------------------------------------------------------------------------------------|
| 31    | DPE      | Detect Parity Error.                                                                                                 |
| 30    | SSE      | Signaled System Error.                                                                                               |
| 29    | RMAS     | Received Master Abort Status.<br>Set when PCI master terminates a host-to-PCI transaction with a master abort.       |
| 28    | RTAS     | Received Target Abort Status.<br>Set when the Si3052 initiates a PCI transaction and it is terminated by the target. |
| 27    | STAS     | Signaled Target Abort Status.                                                                                        |
| 26:25 | DST[1:0] | Device Select Timing.<br>Indicates timing of DEVSEL when the Si3052 responds to a PCI transaction as a target.       |
| 24    | DPD      | Data Parity Detected.                                                                                                |
| 23    | FBBC     | Fast Back-to-Back Capable Status Flag.                                                                               |
| 22    | Reserved | Read returns zero.                                                                                                   |
| 21    | C66      | 66 MHz Capable Status Flag.                                                                                          |
| 20    | CPM      | Capabilities List.                                                                                                   |
|       |          | PME supported.                                                                                                       |
| 19    | INTS     | Interrupt Status.                                                                                                    |
| 18:11 | Reserved | Read returns zero.                                                                                                   |
| 10    | INTD     | Interrupt Disable.                                                                                                   |
| 9     | FBBM     | Fast Back-to-Back Master Enable.                                                                                     |
| 8     | SEE      | System Error Enable                                                                                                  |
| 7     | STEP     | Data Stepping Enable.                                                                                                |
| 6     | PEN      | Parity Error Enable.                                                                                                 |
| 5     | Reserved | Read returns zero.                                                                                                   |
| 4     | MWI      | Memory Write and Invalidate Enable.                                                                                  |
| 3     | Reserved | Read returns zero.                                                                                                   |
| 2     | BME      | Bus Master Enable.                                                                                                   |
| 1     | MAE      | Memory Access Enable.                                                                                                |
| 0     | IOAE     | I/O Access Enable.                                                                                                   |



#### PCI Register 08h. Device Revision Identification

| Bit  | D31 | D30      | D29 | D28 | D27  | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19   | D18 | D17 | D16 |  |
|------|-----|----------|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|--|
| Name |     | CC[23:8] |     |     |      |     |     |     |     |     |     |     |       |     |     |     |  |
| Туре |     | R        |     |     |      |     |     |     |     |     |     |     |       |     |     |     |  |
| Bit  | D15 | D14      | D13 | D12 | D11  | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3    | D2  | D1  | D0  |  |
| Name |     |          |     | CC[ | 7:0] |     |     |     |     |     |     | REV | [7:0] |     |     |     |  |
| Туре | R   |          |     |     |      |     |     |     |     | R   |     |     |       |     |     |     |  |

Reset setting = 0x07030003

| Bit  | Name     | Function                        |
|------|----------|---------------------------------|
| 31:8 | CC[23:0] | Class Code.                     |
| 7:0  | REV[7:0] | Revision Identification Number. |

# PCI Register 0Ch. Cache Line Size, Master Latency Timer

| Bit  | D31 | D30 | D29  | D28    | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19   | D18 | D17 | D16 |
|------|-----|-----|------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|
| Name |     |     |      |        |     |     |     |     |     |     |     | HT[ | 7:0]  |     |     |     |
| Туре |     |     |      |        |     |     |     |     |     |     |     | F   | २     |     |     |     |
| Bit  | D15 | D14 | D13  | D12    | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3    | D2  | D1  | D0  |
| Name |     |     | MLTC | C[5:0] |     |     |     |     |     |     |     | CLS | [7:0] |     |     |     |
| Туре |     |     | R/   | W      |     |     |     |     | R/W |     |     |     |       |     |     |     |

| Bit   | Name      | Function                                                                                                                                                                                                                                                                                                      |
|-------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24 | Reserved  | Read returns zero.                                                                                                                                                                                                                                                                                            |
| 23:16 | HT[7:0]   | Header Type.<br>A single function, non-bridge type header format.                                                                                                                                                                                                                                             |
| 15:10 | MLTC[5:0] | Master Latency Timer Count.<br>Sets the minimum number of PCI clock cycles that the Si3052 is guaranteed access to<br>the PCI bus. After the count has expired, the Si3052 surrenders the PCI bus when other<br>PCI master devices are granted the bus by the arbiter. Programmable in increments of<br>1 ms. |
| 9:8   | Reserved  | Read returns zero.                                                                                                                                                                                                                                                                                            |
| 7:0   | CLS[7:0]  | Cache Line Size.<br>All cache type transactions are aliases to normal reads and writes.                                                                                                                                                                                                                       |



# PCI Register 10h. Memory Base Address

| Bit  | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24  | D23    | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-----|-----|-----|-----|-----|-----|------|--------|-----|-----|-----|-----|-----|-----|-----|
| Name |     |     |     |     |     |     |     | MBA[ | 31:16] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     | R/   | W      |     |     |     |     |     |     |     |
| Bit  | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8   | D7     | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     |     |     |     |     |     |     | MBA  | [15:0] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     | R/   | W.     |     |     |     |     |     |     |     |

Reset setting = 0x0000000

| Bit  | Name      | Function                                 |
|------|-----------|------------------------------------------|
| 31:0 | MBA[31:0] | Memory Base Address.                     |
|      |           | Memory space is in 4096 byte increments. |

### PCI Register 14h. I/O Base Address

| Bit  | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24   | D23    | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-----|-----|-----|-----|-----|-----|-------|--------|-----|-----|-----|-----|-----|-----|-----|
| Name |     |     |     |     |     |     |     | IOBA[ | 31:16] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     | R/    | W      |     |     |     |     |     |     |     |
| Bit  | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8    | D7     | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     |     |     |     |     |     |     | IOBA  | [15:0] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     | R/    | W      |     |     |     |     |     |     |     |

| Bit  | Name       | Function                |
|------|------------|-------------------------|
| 31:0 | IOBA[31:0] | I/O Base Address.       |
|      |            | I/O space is 256 bytes. |



# PCI Register 2Ch. Subsystem ID, Subsystem Vendor ID

| Bit  | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24  | D23    | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-----|-----|-----|-----|-----|-----|------|--------|-----|-----|-----|-----|-----|-----|-----|
| Name |     |     |     |     |     |     |     | SSID | [15:0] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     | F    | २      |     |     |     |     |     |     |     |
| Bit  | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8   | D7     | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     |     |     |     |     |     |     | SVID | [15:0] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     | F    | २      |     |     |     |     |     |     |     |

Reset setting = N/A

| Bit   | Name       | Function                                                       |
|-------|------------|----------------------------------------------------------------|
| 31:16 | SSID[15:0] | PCI Subsystem ID.<br>EPROM or resistor ID configurable.        |
| 15:0  | SVID[15:0] | PCI Subsystem Vendor ID.<br>EPROM or resistor ID configurable. |

### PCI Register 34h. Capabilities Pointer

| Bit  | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20  | D19 | D18 | D17 | D16 |
|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|
| Name |     |     |     |     |     |     |     |     |     |     |     |      |     |     |     |     |
| Туре |     |     |     |     |     |     |     |     |     |     |     |      |     |     |     |     |
| Bit  | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4   | D3  | D2  | D1  | D0  |
|      |     |     |     |     |     |     |     |     | 01  | 20  | 00  | 54   | 20  | 02  | 51  | 00  |
| Name |     |     |     |     |     |     |     |     | 01  | 20  | 20  | CPTF |     | DL  | 51  | 20  |

| Bit  | Name      | Function                                              |
|------|-----------|-------------------------------------------------------|
| 31:8 | Reserved  | Read returns zero.                                    |
| 7:0  | CPTR[7:0] | Capabilities Pointer.<br>Location of PME information. |



# PCI Register 3Ch. MAX\_LAT, MIN\_GNT, Interrupt Pin, Interrupt Line

| Bit  | D31 | D30 | D29 | D28  | D27            | D26 | D25 | D24 | D23       | D22 | D21 | D20 | D19 | D18 | D17 | D16 |  |  |
|------|-----|-----|-----|------|----------------|-----|-----|-----|-----------|-----|-----|-----|-----|-----|-----|-----|--|--|
| Name |     |     |     | MLA  | <b>[</b> [7:0] | •   |     |     | MGNT[7:0] |     |     |     |     |     |     |     |  |  |
| Туре |     |     |     | F    | २              |     |     |     |           |     |     | F   | २   |     |     |     |  |  |
| Bit  | D15 | D14 | D13 | D12  | D11            | D10 | D9  | D8  | D7        | D6  | D5  | D4  | D3  | D2  | D1  | D0  |  |  |
| Name |     |     |     | INTF | <b>P</b> [7:0] |     |     |     | INTL[7:0] |     |     |     |     |     |     |     |  |  |
| Туре | R   |     |     |      |                |     |     |     | R/W       |     |     |     |     |     |     |     |  |  |

Reset setting = 0x3E010100

| Bit   | Name      | Function                                                                                                                                                          |
|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24 | MLAT[7:0] | MAX_LAT.<br>Sets the value of MAX_LAT. See PCI 2.2 specification, section 6.2.4 (250 ns units). The                                                               |
|       |           | maximum latency between bus grants is limited to 62–250 ns.                                                                                                       |
| 23:16 | MGNT[7:0] | MIN_GNT.<br>Identifies the length of the burst period, assuming a 33 MHz clock (250 ns units). A mini-<br>mum grant of 250 ns is required for burst transactions. |
| 15:8  | INTP[7:0] | Interrupt Pin. Identifies which interrupt pin the Si3052 uses. Default interrupt pin is $\overline{INTA}$ .                                                       |
| 7:0   | INTL[7:0] | Interrupt Line.<br>Identifies the interrupt line register to which the Si3052 is connected.                                                                       |

# PCI Register 40h. Retry Timeout, TRDY Timeout

| Bit  | D31 | D30 | D29 | D28 | D27  | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19   | D18 | D17 | D16 |
|------|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|
| Name |     |     |     |     |      |     |     |     |     |     |     |     |       |     |     |     |
| Туре |     |     |     |     |      |     |     |     |     |     |     |     |       |     |     |     |
| Bit  | D15 | D14 | D13 | D12 | D11  | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3    | D2  | D1  | D0  |
|      |     |     |     |     |      |     |     |     |     |     |     |     |       |     |     |     |
| Name |     |     |     | RT[ | 7:0] |     |     |     |     |     |     | TYT | [7:0] |     |     |     |

| Bit   | Name     | Function                                                                             |
|-------|----------|--------------------------------------------------------------------------------------|
| 31:16 | Reserved | Read returns zero.                                                                   |
| 15:8  | RT[7:0]  | Retry Timeout.<br>Sets number of retries that the Si3052 as master performs.         |
| 7:0   | TYT[7:0] | TRDY Timeout.<br>Sets number of PCI clocks that the Si3052 as master waits for TRDY. |



# PCI Register 80h. Power Management Capabilities

| Bit  | D31 | D30 | D29 | D28 | D27   | D26 | D25 | D24 | D23    | D22 | D21 | D20 | D19   | D18 | D17     | D16 |
|------|-----|-----|-----|-----|-------|-----|-----|-----|--------|-----|-----|-----|-------|-----|---------|-----|
| Name | P3C | P3H | PD2 | PD1 | PD0   | D2S | D1S | A   | UXC[2: | 0]  | DVS |     | PCL   | ١   | /ER[2:0 | ]   |
| Туре | R   | R   | R   | R   | R     | R   | R   |     | R      |     | R   |     | R     |     | R       |     |
| Bit  | D15 | D14 | D13 | D12 | D11   | D10 | D9  | D8  | D7     | D6  | D5  | D4  | D3    | D2  | D1      | D0  |
| Name |     |     |     | NXT | [7:0] |     |     |     |        |     |     | CID | [7:0] |     |         |     |
| Туре |     |     |     | F   | र     |     |     |     |        |     |     | F   | र     |     |         |     |

| Bit   | Name      | Function                    |
|-------|-----------|-----------------------------|
| 31    | P3C       | PME Support D3 Cold.        |
|       |           | ANDed with 3.3 Vaux pin.    |
| 30    | P3H       | PME Support D3 Hot.         |
| 29    | PD2       | PME Support D2.             |
|       |           | Not supported.              |
| 28    | PD1       | PME Support D1.             |
|       |           | Not supported.              |
| 27    | PD0       | PME Support D0.             |
| 26    | D2S       | D2 Support.                 |
|       |           | Not supported.              |
| 25    | D1S       | D1 Support.                 |
|       |           | Not supported.              |
| 24:22 | AUXC[2:0] | Aux_Current.                |
|       |           | Less than 55 mA in D3 cold. |
| 21    | DVS       | Device Specific.            |
| 20    | Reserved  | Read returns zero.          |
| 19    | PCL       | PME Clock.                  |
| 18:16 | VER[2:0]  | Version.                    |
|       |           | Complies with PPM 1.1.      |
| 15:8  | NXT[7:0]  | Next Item.                  |
| 7:0   | CID[7:0]  | Capability ID.              |



# PCI Register 84h. Power Management Control and Status (Vaux powered register)

| Bit   | D31 | D30 | D29 | D28 | D27 | D26        | D25 | D24              | D23 | D22 | D21 | D20 | D19 | D18 | D17       | D16 |
|-------|-----|-----|-----|-----|-----|------------|-----|------------------|-----|-----|-----|-----|-----|-----|-----------|-----|
| Name  |     |     |     |     |     |            |     |                  |     |     |     |     |     |     |           |     |
| Туре  |     | 1   |     |     |     | 1          |     | 1                | 1   |     |     |     | 1   | 1   | 1         | 1   |
| 1,960 |     |     |     |     |     |            |     |                  |     |     |     |     |     |     |           |     |
| Bit   | D15 | D14 | D13 | D12 | D11 | D10        | D9  | D8               | D7  | D6  | D5  | D4  | D3  | D2  | D1        | D0  |
|       |     | D14 |     | D12 |     | <b>D10</b> | D9  | <b>D8</b><br>PME | D7  | D6  | D5  | D4  | D3  | D2  | D1<br>PST |     |

| Bit   | Name     | Function                                                                                                                 |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------|
| 31:16 | Reserved | Read returns zero.                                                                                                       |
| 15    | PMS      | PME Status (sticky).<br>Write 1 to clear.                                                                                |
| 14:13 | DSC[1:0] | Data Scale.<br>No data register implemented.                                                                             |
| 12:9  | DSE[3:0] | Data Select.<br>No data register implemented.                                                                            |
| 8     | PME      | PME Enable (sticky).                                                                                                     |
| 7:2   | Reserved | Read returns zero.                                                                                                       |
| 1:0   | PST[1:0] | Power State.           00 = D0           01 = D1 (Not supported)           10 = D2 (Not supported)           11 = D3 Hot |



# **PCI and DAA Control Registers**

Note: Registers not listed here are reserved and must not be written.

| Table 22 | . PCI | Register | Summary | (32-Bit) |
|----------|-------|----------|---------|----------|
|----------|-------|----------|---------|----------|

| Offset | Name                      |     |     |     |     |       |     |      | Bit      | S      |      |      |      |      |      |      |      |
|--------|---------------------------|-----|-----|-----|-----|-------|-----|------|----------|--------|------|------|------|------|------|------|------|
| 0x00   | DMA and                   | D31 | D30 | D29 | D28 | D27   | D26 | D25  | D24      | D23    | D22  | D21  | D20  | D19  | D18  | D17  | D16  |
|        | Interrupt<br>Control      |     |     |     |     |       |     |      | MTIE     | DIE    | WIE  | TAIE | MAIE | RBIE | RAIE | WAIE | WBIE |
|        | Control                   | D15 | D14 | D13 | D12 | D11   | D10 | D9   | D8       | D7     | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|        |                           |     |     |     | DM  | [1:0] |     | DMAR | DMAE     | DMAM   | DMAI |      |      |      |      | DRST | PRST |
| 0x04   | DMA and                   | D31 | D30 | D29 | D28 | D27   | D26 | D25  | D24      | D23    | D22  | D21  | D20  | D19  | D18  | D17  | D16  |
|        | Interrupt<br>Status       |     |     |     |     |       |     |      |          | DAA    | EER  | WFU  | WFF  | WFE  | RFO  | RFF  | RFE  |
|        |                           | D15 | D14 | D13 | D12 | D11   | D10 | D9   | D8       | D7     | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|        |                           |     |     |     |     |       |     |      | MTO      | DIS    | WIS  | PTA  | PMA  | DRB  | DRA  | DWA  | DWB  |
| 0x08   | DMA Read<br>Address Start | D31 | D30 | D29 | D28 | D27   | D26 | D25  | D24      | D23    | D22  | D21  | D20  | D19  | D18  | D17  | D16  |
|        | Audress Start             |     | Γ   |     |     | Γ     | -   | D    | RAS[     | 31:16] |      |      | Γ    | Γ    | Γ    | Γ    |      |
|        |                           | D15 | D14 | D13 | D12 | D11   | D10 | D9   | D8       | D7     | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|        |                           |     |     |     |     |       |     | ]    | DRAS[    | [15:0] |      |      |      |      |      |      |      |
| 0x0C   | DMA Read                  | D31 | D30 | D29 | D28 | D27   | D26 | D25  | D24      | D23    | D22  | D21  | D20  | D19  | D18  | D17  | D16  |
|        | Address Stop              |     |     |     |     |       |     | D    | RAP[     | 31:16] |      |      |      |      |      |      |      |
|        |                           | D15 | D14 | D13 | D12 | D11   | D10 | D9   | D8       | D7     | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|        |                           |     |     |     |     |       |     | [    | DRAP[    | [15:0] |      |      |      |      |      |      |      |
| 0x10   | DMA Read                  | D31 | D30 | D29 | D28 | D27   | D26 | D25  | D24      | D23    | D22  | D21  | D20  | D19  | D18  | D17  | D16  |
|        | Address<br>Interrupt      |     |     |     |     |       |     | ۵    | DRAI[3   | 81:16] |      |      |      |      |      |      |      |
|        |                           | D15 | D14 | D13 | D12 | D11   | D10 | D9   | D8       | D7     | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|        |                           |     |     |     |     |       |     |      | DRAI[    | 15:0]  |      |      |      |      |      |      |      |
| 0x14   | Current DMA               | D31 | D30 | D29 | D28 | D27   | D26 | D25  | D24      | D23    | D22  | D21  | D20  | D19  | D18  | D17  | D16  |
|        | Read Address              |     |     |     |     |       |     | С    | DRA[     | 31:16] |      |      |      |      |      |      |      |
|        |                           | D15 | D14 | D13 | D12 | D11   | D10 | D9   | D8       | D7     | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|        |                           |     |     |     |     |       |     | (    | DRA      | [15:0] |      |      |      |      |      |      |      |
| 0x18   | DMA Write                 | D31 | D30 | D29 | D28 | D27   | D26 | D25  | D24      | D23    | D22  | D21  | D20  | D19  | D18  | D17  | D16  |
|        | Address Start             |     |     |     |     |       |     | D    | WAS[     | 31:16] |      |      |      |      |      |      |      |
|        |                           | D15 | D14 | D13 | D12 | D11   | D10 | D9   | D8       | D7     | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|        |                           |     | 1   | I   |     | 1     | I   | С    | )<br>WAS | [15:0] | I    |      | 1    | 1    | 1    | 1    |      |



| Offset | Name                 |     |     |     |     |     |      |      | Bit    | S      |     |     |     |     |     |     |     |
|--------|----------------------|-----|-----|-----|-----|-----|------|------|--------|--------|-----|-----|-----|-----|-----|-----|-----|
| 0x1C   | DMA Write            | D31 | D30 | D29 | D28 | D27 | D26  | D25  | D24    | D23    | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|        | Address Stop         |     |     |     |     | •   | •    | [    | WAP[   | 31:16] | •   | •   | •   | •   | •   |     |     |
|        |                      | D15 | D14 | D13 | D12 | D11 | D10  | D9   | D8     | D7     | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|        |                      |     |     |     |     | •   | •    |      | DWAP   | [15:0] |     | •   |     | •   | •   |     |     |
| 0x20   | DMA Write            | D31 | D30 | D29 | D28 | D27 | D26  | D25  | D24    | D23    | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|        | Address<br>Interrupt |     |     |     |     |     |      | I    | DWAI[3 | 31:16] |     |     |     |     |     |     |     |
|        | intorrupt            | D15 | D14 | D13 | D12 | D11 | D10  | D9   | D8     | D7     | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|        |                      |     |     |     |     |     |      |      | DWAI[  | 15:0]  |     |     |     |     |     |     |     |
| 0x24   | Current DMA          | D31 | D30 | D29 | D28 | D27 | D26  | D25  | D24    | D23    | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|        | Write Address        |     |     |     |     |     |      | C    | DWA[   | 31:16] |     |     |     |     |     |     |     |
|        |                      | D15 | D14 | D13 | D12 | D11 | D10  | D9   | D8     | D7     | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|        |                      |     |     |     |     |     |      | (    | CDWA   | [15:0] |     |     |     |     |     |     |     |
| 0x28   | Watchdog             | D31 | D30 | D29 | D28 | D27 | D26  | D25  | D24    | D23    | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|        | Timer                |     |     |     |     |     | STPM | STPE | XTAL   |        |     |     |     |     |     | WTS | WTC |
|        |                      | D15 | D14 | D13 | D12 | D11 | D10  | D9   | D8     | D7     | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|        |                      |     |     |     |     |     |      |      | WDT[   | 15:0]  |     |     |     |     |     |     |     |

# Table 22. PCI Register Summary (32-Bit) (Continued)



| Offset | Name                      | Bit 7            | Bit 6               | Bit 5               | Bit 4              | Bit 3              | Bit 2             | Bit 1               | Bit 0            |
|--------|---------------------------|------------------|---------------------|---------------------|--------------------|--------------------|-------------------|---------------------|------------------|
| 0x31   | Control 1                 | SR               | MAP                 | PWM                 | M[1:0]             | PWME               |                   | DL                  |                  |
| 0x32   | Control 2                 |                  |                     |                     | WDTE               | AL                 | RDM               | HBE                 | RXE              |
| 0x33   | Interrupt Mask            | RDTM             | ROVM                | FDTM                | BTDM               | DODM               | LCSM              |                     |                  |
| 0x34   | Interrupt Source          | RDTI             | ROVI                | FDTI                | BTDI               | DODI               | LCSI              |                     |                  |
| 0x35   | DAA Control 1             |                  | RDTN                | RDTP                |                    | ONHM               | RDT               |                     | OH               |
| 0x36   | DAA Control 2             |                  | ATM[1] <sup>1</sup> | ARM[1] <sup>1</sup> | PDL                | PDN                |                   | ATM[0] <sup>1</sup> | ARM[0]           |
| 0x37   | Sample Rate Control       |                  |                     |                     |                    |                    | SR                | C[3:0]              |                  |
| 0x38   | Reserved                  |                  |                     |                     |                    |                    |                   |                     |                  |
| 0x39   | Reserved                  |                  |                     |                     |                    |                    |                   |                     |                  |
| 0x3A   | DAA Control 3             |                  |                     |                     |                    |                    |                   |                     | DDL              |
| 0x3B   | System-side Revision      |                  | LSIE                | D[3:0]              | L                  |                    | SRE               | V[3:0]              | L                |
| 0x3C   | Line-Side Status          |                  | FDT                 |                     |                    |                    | LCS[4:0           | ]                   |                  |
| 0x3D   | Line-Side Revision        |                  |                     |                     | LREV               | /[3:0]             |                   |                     |                  |
| 0x3E   | Reserved                  |                  |                     |                     |                    |                    |                   |                     |                  |
| 0x3F   | TX/RX Gain Control        | TXM <sup>1</sup> |                     | ATX[2:0]            |                    | RXM <sup>1</sup>   |                   | ARX[2:0]            |                  |
| 0x40   | International Control 1   | ACT2             | OHS                 | ACT                 | IIRE               | DCT[               | 1:0] <sup>1</sup> | RZ                  | RT               |
| 0x41   | International Control 2   | CALZ             | MCAL                | CALD                |                    | OPE                | BTE               | ROV                 | BTD              |
| 0x42   | International Control 3   |                  | DIAL <sup>1</sup>   | FJM <sup>1</sup>    | VOL                | [1:0] <sup>1</sup> |                   | RFWE                |                  |
| 0x43   | International Control 4   |                  |                     |                     |                    |                    | OVL               |                     | OPD              |
| 0x44   | AOUT RX Attenuation       |                  |                     |                     | ARM                | [7:0] <sup>2</sup> | 1                 | I                   | 1                |
| 0x45   | AOUT TX Attenuation       |                  |                     |                     | ATM                | [7:0] <sup>2</sup> |                   |                     |                  |
| 0x46   | Ring Validation Control 1 | RDL              | Y[1:0]              |                     |                    | RMX                | ([5:0]            |                     |                  |
| 0x47   | Ring Validation Control 2 | RDLY[2]          |                     | RTO                 | [3:0]              |                    |                   | RCC[2:0]            |                  |
| 0x48   | Ring Validation Control 3 | RNGV             |                     |                     |                    | RAS                | [5:0]             |                     |                  |
| 0x49   | Resistor Calibration      |                  |                     | RCALD               |                    |                    |                   |                     |                  |
| 0x4A   | DC Termination Control    | DCV              | [1:0] <sup>2</sup>  | MINI[               | [1:0] <sup>2</sup> |                    |                   | ILIM <sup>2</sup>   | DCR <sup>2</sup> |
| 0x4B   | Reserved                  |                  |                     |                     |                    |                    |                   |                     |                  |
| 0x4C   | Reserved                  |                  |                     |                     |                    |                    |                   |                     |                  |
| 0x4D   | Reserved                  |                  |                     |                     |                    |                    |                   |                     |                  |

| Table 23. DAA | <b>Register Summary</b> | (8-Bit) |
|---------------|-------------------------|---------|
|---------------|-------------------------|---------|

2. Only available when MAP = 1



| Offset | Name                                                                                    | Bit 7                  | Bit 6     | Bit 5    | Bit 4 | Bit 3               | Bit 2 | Bit 1 | Bit 0 |  |  |  |
|--------|-----------------------------------------------------------------------------------------|------------------------|-----------|----------|-------|---------------------|-------|-------|-------|--|--|--|
| 0x4E   | Reserved                                                                                |                        |           |          |       |                     |       |       |       |  |  |  |
| 0x4F   | DAA Control 4                                                                           |                        | FOH       | I[1:0]   |       | OHS2                |       |       |       |  |  |  |
| 0x5D   | Hybrid 1                                                                                | HYB1[7:0] <sup>2</sup> |           |          |       |                     |       |       |       |  |  |  |
| 0x5E   | E Hybrid 2 HYB2[7:0] <sup>2</sup>                                                       |                        |           |          |       |                     |       |       |       |  |  |  |
| 0x5F   | Hybrid 3                                                                                |                        |           |          | HYB3  | 8[7:0] <sup>2</sup> |       |       |       |  |  |  |
| 0x60   | Hybrid 4                                                                                |                        |           |          | HYB4  | [7:0] <sup>2</sup>  |       |       |       |  |  |  |
| 0x61   | Hybrid 5                                                                                |                        |           |          | HYB5  | 5[7:0] <sup>2</sup> |       |       |       |  |  |  |
| 0x62   | Hybrid 6                                                                                |                        |           |          | HYB6  | 6[7:0] <sup>2</sup> |       |       |       |  |  |  |
| 0x63   | Hybrid 7                                                                                |                        |           |          | HYB7  | ′[7:0] <sup>2</sup> |       |       |       |  |  |  |
| 0x64   | Hybrid 8                                                                                |                        |           |          | HYB8  | 8[7:0] <sup>2</sup> |       |       |       |  |  |  |
| 0x65   | Reserved                                                                                |                        |           |          |       |                     |       |       |       |  |  |  |
| 0x66   | Reserved                                                                                |                        |           |          |       |                     |       |       |       |  |  |  |
| 0x67   | Reserved                                                                                |                        |           |          |       |                     |       |       |       |  |  |  |
| 0x68   | Reserved                                                                                |                        |           |          |       |                     |       |       |       |  |  |  |
| 0x69   | Reserved                                                                                |                        |           |          |       |                     |       |       |       |  |  |  |
| 0x6A   | Reserved                                                                                | Reserved               |           |          |       |                     |       |       |       |  |  |  |
| 0x6B   | Spark Quenching Control                                                                 |                        | SQ1       |          | SQ0   |                     |       |       |       |  |  |  |
| 1. Onl | egister bits are available when<br>y available when MAP = 0<br>y available when MAP = 1 | MAP = 0 a              | and MAP = | 1 except |       |                     |       |       |       |  |  |  |

Table 23. DAA Register Summary (8-Bit) (Continued)



# PCI Register Offset 0x00 DMA and Interrupt Control

| Bit  | D31 | D30 | D29 | D28 | D27   | D26 | D25 | D24  | D23        | D22        | D21  | D20        | D19        | D18  | D17        | D16        |
|------|-----|-----|-----|-----|-------|-----|-----|------|------------|------------|------|------------|------------|------|------------|------------|
| Name |     |     |     |     |       |     |     | MTIE | DIE        | WIE        | TAIE | MAIE       | RBIE       | RAIE | WAIE       | WBIE       |
| Туре |     |     |     |     |       |     |     | R/W  | R/W        | R/W        | R/W  | R/W        | R/W        | R/W  | R/W        | R/W        |
| Bit  | D15 | D14 | D13 | D12 | D11   | D40 | DO  | БО   | D7         | DC         | DE   | <b>D</b> 4 | <b>D</b> 0 | DO   | 54         | <b>D</b> 0 |
| DI   | 015 | D14 | 013 |     | ווט   | D10 | D9  | D8   | D7         | D6         | D5   | D4         | D3         | D2   | D1         | D0         |
| Name |     | D14 | נוס |     | [1:0] | 010 | D9  | DB   | D7<br>DMAM | D6<br>DMAI | Do   | D4         | D3         | DZ   | D1<br>DRST | PRST       |

| Bit   | Name     | Function                                                                                                                    |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| 31:25 | Reserved | Read returns zero.                                                                                                          |
| 24    | MTIE     | <ul> <li>DMA Master Timeout Interrupt Enable.</li> <li>0 = Interrupt disable.</li> <li>1 = Interrupt enable.</li> </ul>     |
| 23    | DIE      | <ul> <li>DAA Interrupt Enable.</li> <li>0 = Interrupt disable.</li> <li>1 = Interrupt enable.</li> </ul>                    |
| 22    | WIE      | Watchdog Timer Interrupt Enable.<br>0 = Interrupt disable.<br>1 = Interrupt enable.                                         |
| 21    | TAIE     | <ul> <li>PCI Target Abort Interrupt Enable.</li> <li>0 = Interrupt disable.</li> <li>1 = Interrupt enable.</li> </ul>       |
| 20    | MAIE     | <ul> <li>PCI Master Abort Interrupt Enable.</li> <li>0 = Interrupt disable.</li> <li>1 = Interrupt enable.</li> </ul>       |
| 19    | RBIE     | <ul> <li>DMA Read End of Buffer Interrupt Enable.</li> <li>0 = Interrupt disable.</li> <li>1 = Interrupt enable.</li> </ul> |
| 18    | RAIE     | DMA Read Address Interrupt Enable.0 = Interrupt disable.1 = Interrupt enable.                                               |
| 17    | WAIE     | DMA Write Address Interrupt Enable.0 = Interrupt disable.1 = Interrupt enable.                                              |
| 16    | WBIE     | DMA Write End of Buffer Interrupt Enable.0 = Interrupt disable.1 = Interrupt enable.                                        |



| Bit   | Name     | Function                                                                                                                                                                                               |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13 | Reserved | Read returns zero.                                                                                                                                                                                     |
| 12:11 | DM[1:0]  | Data Mode.<br>00 = Direct.<br>01 = Indirect, Parallel.<br>10 = Indirect, Serial, LSB first.<br>11 = Indirect, Serial, MSB first.                                                                       |
| 10    | Reserved | Read returns zero.                                                                                                                                                                                     |
| 9     | DMAR     | DMA Restart.<br>0 = DMA continue.<br>1 = DMA restart.                                                                                                                                                  |
| 8     | DMAE     | DMA Enable.<br>0 = DMA disable.<br>1 = DMA enable.                                                                                                                                                     |
| 7     | DMAM     | DMA Master Mode.0 = Multiple mode.1 = Single mode.                                                                                                                                                     |
| 6     | DMAI     | DMA Interrupt Mode.0 = Interrupt status bit is sticky.1 = Interrupt status bit is non-sticky.Applies to address and end-of-buffer interrupts.                                                          |
| 5:2   | Reserved | Read returns zero.                                                                                                                                                                                     |
| 1     | DRST     | DMA Reset.<br>0 = DMA continue.<br>1 = DMA reset.                                                                                                                                                      |
| 0     | PRST     | <ul> <li>PCI DAA Soft Reset.</li> <li>0 = Normal operation.</li> <li>1 = DAA reset. The PCI registers are not affected. All DAA registers are reset to default values. Write zero to clear.</li> </ul> |



#### PCI Register Offset 0x04 DMA and Interrupt Status

| Bit  | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19        | D18       | D17 | D16 |
|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------|-----------|-----|-----|
| Name |     |     |     |     |     |     |     |     | DAA | EER | WFU | WFF | WFE        | RFO       | RFF | RFE |
| Туре |     |     |     |     |     |     |     |     | R   | R   | R/W | R/W | R/W        | R/W       | R/W | R/W |
| Bit  | D15 | D44 | D42 | D12 | D11 | D10 | D9  | 00  | D7  | DC  | DE  | D4  | <b>D</b> 2 | DO        | D4  | D0  |
| Dit  | 015 | D14 | D13 | DIZ | ווט |     | D9  | D8  | D7  | D6  | D5  | D4  | D3         | D2        | D1  | DU  |
| Name | 015 | D14 | DIS | DIZ |     |     | D9  | MTO | DIS | WIS | PTA | PMA |            | DZ<br>DRA |     | DWB |

| Bit   | Name     | Function                                                             |
|-------|----------|----------------------------------------------------------------------|
| 31:24 | Reserved | Read returns zero.                                                   |
| 23    | DAA      | DAA Status.                                                          |
|       |          | 0 = DAA ready.                                                       |
|       |          | 1 = DAA not ready.                                                   |
| 22    | EER      | EPROM Read Status.                                                   |
|       |          | 0 = No status.                                                       |
|       |          | 1 = EPROM read failure.                                              |
| 21    | WFU      | DMA Write FIFO Underrun.                                             |
| 20    | WFF      | DMA Write FIFO Full.                                                 |
| 19    | WFE      | DMA Write FIFO Empty.                                                |
| 18    | RFO      | DMA Read FIFO Overrun.                                               |
| 17    | RFF      | DMA Read FIFO Full.                                                  |
| 16    | RFE      | DMA Read FIFO Empty.                                                 |
| 15:9  | Reserved | Read returns zero.                                                   |
| 8     | MTO      | DMA Master Timeout Status.                                           |
|       |          | 0 = Normal operation.                                                |
|       |          | 1 = Master timeout from TRDY timer or retry timer. Write 1 to clear. |
| 7     | DIS      | DAA Interrupt Status.                                                |
|       |          | 0 = Normal operation.                                                |
|       |          | 1 = DAA interrupt has occurred. Write 1 to clear.                    |
| 6     | WIS      | Watchdog Timer Interrupt Status.                                     |
|       |          | 0 = Normal operation.                                                |
|       |          | 1 = Watchdog timer has expired. Write 1 to clear.                    |
| 5     | PTA      | PCI Target Abort Interrupt Status.                                   |
|       |          | 0 = Normal operation.                                                |
|       |          | 1 = PCI Target Abort has occurred. Write 1 to clear.                 |



| Bit | Name | Function                                                       |
|-----|------|----------------------------------------------------------------|
| 4   | PMA  | PCI Master Abort Interrupt Status.                             |
|     |      | 0 = Normal operation.                                          |
|     |      | 1 = PCI Master Abort has occurred. Write 1 to clear.           |
| 3   | DRB  | DMA Read End of Buffer Interrupt Status.                       |
|     |      | 0 = Normal operation.                                          |
|     |      | 1 = DMA Read has reached end of buffer. Write 1 to clear.      |
| 2   | DRA  | DMA Read Address Interrupt Status.                             |
|     |      | 0 = Normal operation.                                          |
|     |      | 1 = DMA Read has reached interrupt address. Write 1 to clear.  |
| 1   | DWA  | DMA Write Address Interrupt Status.                            |
|     |      | 0 = Normal operation.                                          |
|     |      | 1 = DMA Write has reached interrupt address. Write 1 to clear. |
| 0   | DWB  | DMA Write End of Buffer Interrupt Status.                      |
|     |      | 0 = Normal operation.                                          |
|     |      | 1 = DMA Write has reached end of buffer. Write 1 to clear.     |



#### PCI Register Offset 0x08 DMA Read Address Start

| Bit  | D31 | D30         | D29 | D28 | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Name |     | DRAS[31:16] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Туре |     | R/W         |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit  | D15 | D14         | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     | DRAS[15:0]  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Туре |     | R/W         |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

Reset setting = 0x0000000

| Bit  | Name       | Function                |
|------|------------|-------------------------|
| 31:0 | DRAS[31:0] | DMA Read Address Start. |

# PCI Register Offset 0x0C DMA Read Address Stop

| Bit  | D31 | D30         | D29 | D28 | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Name |     | DRAP[31:16] |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Туре |     | R/W         |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit  | D15 | D14         | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     | DRAP[15:0]  |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Туре |     |             |     |     |     |     |     | R   | /W  |     |     |     |     |     |     |     |

| Bit  | Name       | Function               |
|------|------------|------------------------|
| 31:0 | DRAP[31:0] | DMA Read Address Stop. |



#### PCI Register Offset 0x10 DMA Read Address Interrupt

| Bit  | D31 | D30                                                   | D29 | D28 | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Name |     | DRAI[31:16]                                           |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Туре |     | R/W                                                   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit  | D15 | D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Name |     | DRAI[15:0]                                            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Туре |     | R/W                                                   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

Reset setting = 0x0000000

| Bit  | Name       | Function                    |
|------|------------|-----------------------------|
| 31:0 | DRAI[31:0] | DMA Read Address Interrupt. |

#### PCI Register Offset 0x14 Current DMA Read Address

| Bit  | D31 | D30         | D29 | D28 | D27 | D26 | D25 | D24  | D23             | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-------------|-----|-----|-----|-----|-----|------|-----------------|-----|-----|-----|-----|-----|-----|-----|
| Name |     | CDRA[31:16] |     |     |     |     |     |      |                 |     |     |     |     |     |     |     |
| Туре |     |             |     |     |     |     |     |      | R               |     |     |     |     |     |     |     |
| Bit  | D15 | D14         | D13 | D12 | D11 | D10 | D9  | D8   | D7              | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     | •           |     |     |     |     |     | CDR/ | <b>\</b> [15:0] |     |     |     |     | •   | •   |     |
| Туре |     |             |     |     |     |     |     |      | R               |     |     |     |     |     |     |     |

| Bit  | Name       | Function                  |
|------|------------|---------------------------|
| 31:0 | CDRA[31:0] | Current DMA Read Address. |



#### PCI Register Offset 0x18 DMA Write Address Start

| Bit  | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24  | D23     | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-----|-----|-----|-----|-----|-----|------|---------|-----|-----|-----|-----|-----|-----|-----|
| Name |     |     |     |     |     |     |     | DWAS | [31:16  | ]   |     | •   |     |     |     |     |
| Туре |     |     |     |     |     |     |     | R    | /W      |     |     |     |     |     |     |     |
| Bit  | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8   | D7      | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     |     |     |     |     |     |     | DWAS | S[15:0] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     | R    | /W      |     |     |     |     |     |     |     |

Reset setting = 0x0000000

| Bit  | Name       | Function                 |
|------|------------|--------------------------|
| 31:0 | DWAS[31:0] | DMA Write Address Start. |

# PCI Register Offset 0x1C DMA Write Address Stop

| Bit  | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24  | D23     | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-----|-----|-----|-----|-----|-----|------|---------|-----|-----|-----|-----|-----|-----|-----|
| Name |     | •   | •   | •   | •   | •   |     | DWAF | P[31:16 | ]   |     | •   | •   |     |     |     |
| Туре |     |     |     |     |     |     |     | R    | /W      |     |     |     |     |     |     |     |
| Bit  | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8   | D7      | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     |     |     |     |     |     |     | DWA  | P[15:0] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     | R    | /W      |     |     |     |     |     |     |     |

| Bit  | Name       | Function                |
|------|------------|-------------------------|
| 31:0 | DWAP[31:0] | DMA Write Address Stop. |



# PCI Register Offset 0x20 DMA Write Address Interrupt

| Bit  | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24  | D23     | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-----|-----|-----|-----|-----|-----|------|---------|-----|-----|-----|-----|-----|-----|-----|
| Name |     | •   | •   |     |     |     |     | DWAI | [31:16] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     | R    | /W      |     |     |     |     |     |     |     |
| Bit  | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8   | D7      | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     |     |     |     |     |     |     | DWA  | I[15:0] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |     |     |      | /W      |     |     |     |     |     |     |     |

Reset setting = 0x0000000

| Bit  | Name       | Function                     |
|------|------------|------------------------------|
| 31:0 | DWAI[31:0] | DMA Write Address Interrupt. |

# PCI Register Offset 0x24 Current DMA Write Address

| Bit  | D31 | D30         | D29 | D28 | D27 | D26 | D25 | D24 | D23     | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-------------|-----|-----|-----|-----|-----|-----|---------|-----|-----|-----|-----|-----|-----|-----|
| Name |     | CDWA[31:16] |     |     |     |     |     |     |         |     |     |     |     |     |     |     |
| Туре |     |             |     |     |     |     |     |     | R       |     |     |     |     |     |     |     |
| Bit  | D15 | D14         | D13 | D12 | D11 | D10 | D9  | D8  | D7      | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     |             |     |     |     |     |     | CDW | A[15:0] |     |     |     |     |     |     |     |
| Туре |     |             |     |     |     |     |     |     | R       |     |     |     |     |     |     |     |

| Bit  | Name       | Function                   |
|------|------------|----------------------------|
| 31:0 | CDWA[31:0] | Current DMA Write Address. |



# PCI Register Offset 0x28 Watchdog Timer

| Bit  | D31 | D30 | D29 | D28 | D27 | D26  | D25  | D24   | D23  | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
|------|-----|-----|-----|-----|-----|------|------|-------|------|-----|-----|-----|-----|-----|-----|-----|
| Name |     |     |     |     |     | STPM | STPE | XTAL  |      |     |     |     |     |     | WTS | WTC |
| Туре |     |     |     |     |     | R/W  | R/W  | R/W   |      |     | 1   | 1   |     |     | R/W | R/W |
| Bit  | D15 | D14 | D13 | D12 | D11 | D10  | D9   | D8    | D7   | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Name |     |     |     |     |     |      | ١    | NDT[1 | 5:0] |     |     |     |     |     |     |     |
| Туре |     |     |     |     |     |      |      | R/W   |      |     |     |     |     |     |     |     |

| Bit   | Name      | Function                                                                                                                                                                                                                                                                       |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:27 | Reserved  | Read returns zero.                                                                                                                                                                                                                                                             |
| 26    | STPM      | Address/Data Stepping Mode.<br>0 = 4 steps.<br>1 = 2 steps.                                                                                                                                                                                                                    |
| 25    | STPE      | Address/Data Stepping Enable.<br>0 = Disabled.<br>1 = Enabled.                                                                                                                                                                                                                 |
| 24    | XTAL      | External Crystal Frequency Select.<br>0 = 16.384 MHz<br>1 = 32.768 kHz                                                                                                                                                                                                         |
| 25:18 | Reserved  | Read returns zero.                                                                                                                                                                                                                                                             |
| 17    | WTS       | <ul> <li>PCI Watchdog Timer Status.</li> <li>0 = Watchdog timer idle/counting.</li> <li>1 = Watchdog timer expired.</li> </ul>                                                                                                                                                 |
| 16    | WTC       | <ul> <li>PCI Watchdog Timer Control.</li> <li>0 = Watchdog timer disabled.</li> <li>1 = Watchdog timer enabled. When set this bit is cleared by a hardware reset.</li> </ul>                                                                                                   |
| 15:0  | WDT[15:0] | <b>PCI Watchdog Timer.</b><br>Timer is free running and clocked by the PCI system clock. For 33 MHz PCI, the timer increments every (256/33 MHz) = 7.76 $\mu$ s. The timer overflows in 508 ms without register accesses, generating an interrupt and stopping DMA operations. |



# DAA Register Offset 0x31 Control 1

| Bit  | D7  | D6  | D5        | D4 | D3   | D2 | D1  | D0 |
|------|-----|-----|-----------|----|------|----|-----|----|
| Name | SR  | MAP | PWMM[1:0] |    | PWME |    | DL  |    |
| Туре | R/W | R/W | R/W       |    | R/W  |    | R/W |    |

| Bit | Name      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SR        | Software Reset.0 = Enables Si3052 for normal operation.1 = Sets all registers to their reset value.Note: Bit clears automatically after being set.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6   | MAP       | Register Map.0 = Basic register set (Si3014 compatible) selected.1 = Enhanced register set selected.Note: This bit should be set during initialization only.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5:4 | PWMM[1:0] | <ul> <li>Pulse-Width Modulation Mode.</li> <li>Selects the type of signal on the call progress AOUT pin.</li> <li>00 = PWM output clocked at 16.384 MHz. A local density of 1s and 0s tracks the combined transmit and receive signal.</li> <li>01 = Balanced conventional PWM output signal has high and low portions of the modulated pulse centered on the 32 kHz sample clock.</li> <li>10 = Conventionally PWM output signal returns to 0 at 32 kHz intervals and rises at a time in the 32 kHz period proportional to the instantaneous amplitude.</li> <li>11 = Reserved</li> </ul> |
| 3   | PWME      | Pulse-Width Modulation Enable.0 = Call progress PWM AOUT disabled.1 = Call progress PWM AOUT enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2   | Reserved  | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1   | DL        | <ul> <li>Isolation Digital Loopback.</li> <li>0 = Digital loopback across isolation barrier disabled.</li> <li>1 = Enables digital loopback mode across isolation barrier. The line-side device must be enabled and off-hook before setting this mode. This data path includes RX and TX filters. A valid phone line is not necessary for this mode.</li> </ul>                                                                                                                                                                                                                            |
| 0   | Reserved  | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



#### DAA Register Offset 0x32 Control 2

| Bit  | D7 | D6 | D5 | D4   | D3  | D2  | D1  | D0  |
|------|----|----|----|------|-----|-----|-----|-----|
| Name |    |    |    | WDTE | AL  | RDM | HBE | RXE |
| Туре |    |    |    | R/W  | R/W | R/W | R/W | R/W |

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                           |
| 4   | WDTE     | <ul> <li>DAA Watchdog Timer Enable.</li> <li>0 = Watchdog timer disabled.</li> <li>1 = Watchdog timer enabled. When set, this bit is cleared only by a hardware reset. The watchdog timer monitors DAA register writes. If a register write does not occur within a 4.096 second window, the DAA is put into an on-hook state. Only a write of a DAA register restarts the timer.</li> </ul> |
| 3   | AL       | Analog Loopback.0 = Analog loopback mode disabled.1 = Enables external analog loopback mode.                                                                                                                                                                                                                                                                                                 |
| 2   | RDM      | Ring Detect Mode.0 = Ring detect on positive threshold.1 = Ring detect on positive and negative threshold.                                                                                                                                                                                                                                                                                   |
| 1   | HBE      | Hybrid Enable.0 = Disconnects hybrid in transmit path.1 = Connects hybrid in transmit path.                                                                                                                                                                                                                                                                                                  |
| 0   | RXE      | Receive Enable.<br>0 = Receive path disabled.<br>1 = Enables receive path.                                                                                                                                                                                                                                                                                                                   |



#### DAA Register Offset 0x33 Interrupt Mask

| Bit  | D7   | D6   | D5   | D4   | D3   | D2   | D1 | D0 |
|------|------|------|------|------|------|------|----|----|
| Name | RDTM | ROVM | FDTM | BTDM | DODM | LCSM |    |    |
| Туре | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |    |    |

| Bit | Name     | Function                                                                                                                                                                                            |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RDTM     | Ring Detect Interrupt Mask.0 = A ring signal does not cause an interrupt.1 = A ring signal causes an interrupt.                                                                                     |
| 6   | ROVM     | Receive Overload Interrupt Mask.0 = A receive overload does not cause an interrupt.1 = A receive overload causes an interrupt.                                                                      |
| 5   | FDTM     | Frame Detect Interrupt Mask.<br>0 = ISOcap frame lock does not cause an interrupt.<br>1 = ISOcap frame lock causes an interrupt.                                                                    |
| 4   | BTDM     | Billing Tone Detect Interrupt Mask.0 = A billing tone does not cause an interrupt.1 = A billing tone causes an interrupt.                                                                           |
| 3   | DODM     | <ul> <li>Drop Out Detect Interrupt Mask.</li> <li>0 = A line supply dropout does not cause an interrupt.</li> <li>1 = A line supply dropout causes an interrupt.</li> </ul>                         |
| 2   | LCSM     | <ul> <li>Loop Current Sense Overload Interrupt Mask.</li> <li>0 = Loop current sense overload does not cause an interrupt.</li> <li>1 = Loop current sense overload causes an interrupt.</li> </ul> |
| 1:0 | Reserved | Read returns zero.                                                                                                                                                                                  |



#### DAA Register Offset 0x34 Interrupt Status

| Bit  | D7   | D6   | D5   | D4   | D3   | D2   | D1 | D0 |
|------|------|------|------|------|------|------|----|----|
| Name | RDTI | ROVI | FDTI | BTDI | DODI | LCSI |    |    |
| Туре | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |    |    |

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RDTI     | Ring Detect Interrupt Status.0 = No ring.1 = Ring detected. Write 0 to clear.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6   | ROVI     | Receive Overload Interrupt Status.0 = No receive overload.1 = Receive overload detected. Write 0 to clear.                                                                                                                                                                                                                                                                                                                                                                                       |
| 5   | FDTI     | Frame Detect Interrupt Status.0 = Frame detect established.1 = Frame detect lost. Write 0 to clear.                                                                                                                                                                                                                                                                                                                                                                                              |
| 4   | BTDI     | Billing Tone Detect Interrupt Status.0 = No billing tone.1 = Billing tone detected. Write 0 to clear.                                                                                                                                                                                                                                                                                                                                                                                            |
| 3   | DODI     | Drop Out Detect Interrupt Status.0 = Line-side power available.1 = Line-side power unavailable. Reads 1 when off hook.                                                                                                                                                                                                                                                                                                                                                                           |
| 2   | LCSI     | Loop Current Sense Overload Interrupt.0 = The LCS bits have not reached max (all ones).1 = The LCS bits have reached max value. If the LCSM bit is set, a hardware interrupt occurs. This bit must be written to 0 to clear it.LCSI does not necessarily imply that an overload situation has occurred. An overload situation in the DAA is determined by the status of the OPD bit. After the LCSI interrupt fires, the OPD bit should be checked to determine if an overload situation exists. |
| 1:0 | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



#### DAA Register Offset 0x35 DAA Control 1

| Bit  | D7 | D6   | D5   | D4 | D3   | D2  | D1 | D0  |
|------|----|------|------|----|------|-----|----|-----|
| Name |    | RDTN | RDTP |    | ONHM | RDT |    | ОН  |
| Туре |    | R    | R    |    | R/W  | R   |    | R/W |

| Bit | Name     | Function                                                                                                                                                                                                                                |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | Read returns zero.                                                                                                                                                                                                                      |
| 6   | RDTN     | Ring Detect Signal Negative.0 = No ring signal is occurring.1 = A negative ring signal is occurring.                                                                                                                                    |
| 5   | RDTP     | Ring Detect Signal Positive.0 = No ring signal is occurring.1 = A positive ring signal is occurring.                                                                                                                                    |
| 4   | Reserved | Read returns zero.                                                                                                                                                                                                                      |
| 3   | ONHM     | <ul> <li>On-Hook Line Monitor.</li> <li>0 = Normal on-hook mode.</li> <li>1 = Enables low-power monitoring mode allowing the DSP to receive line activity without going off-hook. This mode is used for caller-ID detection.</li> </ul> |
| 2   | RDT      | Ring Detect.0 = Reset either 4.5–9 seconds after last positive ring is detected or when the system<br>executes an off-hook.1 = Indicates a ring is occurring.                                                                           |
| 1   | Reserved | Read returns zero.                                                                                                                                                                                                                      |
| 0   | ОН       | Off-Hook.<br>0 = Line-side device on-hook.<br>1 = Causes the line-side device to go off-hook.                                                                                                                                           |



#### DAA Register Offset 0x36 DAA Control 2

| Bit  | D7 | D6     | D5     | D4  | D3  | D2 | D1     | D0     |
|------|----|--------|--------|-----|-----|----|--------|--------|
| Name |    | ATM[1] | ARM[1] | PDL | PDN |    | ATM[0] | ARM[0] |
| Туре |    | R/W    | R/W    | R/W | R/W |    | R/W    | R/W    |

Reset settings = 0111\_0000

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                      |
| 6,1 | ATM[1:0] | <ul> <li>AOUT Transmit Path Level Control (MAP = 0 only).</li> <li>00 = -20 dB transmit path attenuation for call progress AOUT pin only.</li> <li>01 = -32 dB transmit path attenuation for call progress AOUT pin only.</li> <li>10 = Mutes transmit path for call progress AOUT pin only.</li> <li>11 = -26 dB transmit path attenuation for call progress AOUT pin only.</li> </ul> |
| 5,0 | ARM[1:0] | <ul> <li>AOUT Receive Path Level Control (MAP = 0 only).</li> <li>00 = 0 dB receive path attenuation for call progress AOUT pin only.</li> <li>01 = -12 dB receive path attenuation for call progress AOUT pin only.</li> <li>10 = Mutes receive path for call progress AOUT pin only.</li> <li>11 = -6 dB receive path attenuation for call progress AOUT pin only.</li> </ul>         |
| 4   | PDL      | Powerdown Line-Side Chip.0 = Normal operation. Program the clock generator before clearing this bit.1 = Powers down the Si3017/11/18.                                                                                                                                                                                                                                                   |
| 3   | PDN      | <ul> <li>Powerdown PCI DAA.</li> <li>0 = Normal operation.</li> <li>1 = Powers down the DAA logic. A DAA soft reset is required to restore normal operation.<br/>The PCI interface is not affected.</li> </ul>                                                                                                                                                                          |
| 2   | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                      |



#### DAA Register Offset 0x37 Sample Rate Control

| Bit  | D7 | D6 | D5 | D4 | D3       | D2 | D1 | D0 |
|------|----|----|----|----|----------|----|----|----|
| Name |    |    |    |    | SRC[3:0] |    |    |    |
| Туре |    |    |    |    | •        | R/ | /W |    |

Reset settings = 0000\_0001

| Bit | Name     | Function                |
|-----|----------|-------------------------|
| 7:4 | Reserved | Read returns zero.      |
| 3:0 | SRC[3:0] | Sample Rate Control.    |
|     |          | Sets the sampling rate. |
|     |          | 0000 = 7200 Hz          |
|     |          | 0001 = 8000 Hz          |
|     |          | 0010 = 8229 Hz          |
|     |          | 0011 = 8400 Hz          |
|     |          | 0100 = 9000 Hz          |
|     |          | 0101 = 9600 Hz          |
|     |          | 0110 = 10286 Hz         |
|     |          | 0111 = 12000 Hz         |
|     |          | 1000 = 13714 Hz         |
|     |          | 1001 = 16000 Hz         |
|     |          | 1010–1111 = Reserved    |

### DAA Register Offset 0x38 Reserved

| Bit  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|----|----|----|----|----|----|----|
| Name |    |    |    |    |    |    |    |    |
| Туре |    |    |    |    |    |    |    |    |

Reset settings = 0000\_0000

| Bit | Name     | Function           |
|-----|----------|--------------------|
| 7:0 | Reserved | Read returns zero. |

#### DAA Register Offset 0x39 Reserved

| Bit  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|----|----|----|----|----|----|----|
| Name |    |    |    |    |    |    |    |    |
| Туре |    |    |    |    |    |    |    |    |

| Bit | Name     | Function           |
|-----|----------|--------------------|
| 7:0 | Reserved | Read returns zero. |



#### DAA Register Offset 0x3A DAA Control 3

| Bit  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|------|----|----|----|----|----|----|----|-----|
| Name |    |    |    |    |    |    |    | DDL |
| Туре |    |    |    |    |    |    |    | R/W |

Reset settings = 0000\_0000

| Bit | Name     | Function                                                                                                                                                                        |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | Reserved | Read returns zero.                                                                                                                                                              |
| 0   | DDL      | <ul> <li>Digital Data Loopback.</li> <li>0 = Normal Operation.</li> <li>1 = Loopback transmit to receive before the filters. Output data is identical to input data.</li> </ul> |

#### DAA Register Offset 0x3B System-side Revision

| Bit  | D7 | D6   | D5     | D4 | D3        | D2 | D1 | D0 |  |
|------|----|------|--------|----|-----------|----|----|----|--|
| Name |    | LSID | 0[3:0] | •  | SREV[3:0] |    |    |    |  |
| Туре |    | F    | २      |    |           | F  | २  |    |  |

Reset settings = xxxx\_xxxx

| Bit | Name      | Function                                                                                                                     |
|-----|-----------|------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | LSID[3:0] | Line-Side ID.<br>0000 = Si3017 FCC<br>0001 = Si3018 Global<br>0100 = Si3011 TBR21<br>Other = Reserved                        |
| 3:0 | SREV[3:0] | <b>System-Side Revision.</b><br>Four bit value indicating the revision of the Si3052 device.<br>0011 = Rev C<br>0100 = Rev D |



#### DAA Register Offset 0x3C Line-side Status

| Bit  | D7 | D6  | D5 | D4       | D3 | D2 | D1 | D0 |
|------|----|-----|----|----------|----|----|----|----|
| Name |    | FDT |    | LCS[4:0] |    |    |    |    |
| Туре |    | R   |    |          |    | R  |    |    |

Reset settings = N/A

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                |
| 6   | FDT      | <ul> <li>Frame Detect.</li> <li>0 = Indicates ISOcap link has not established frame lock.</li> <li>1 = Indicates ISOcap link frame lock is established.</li> </ul>                                                                                                                                                                                                                |
| 5   | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                |
| 4:0 | LCS[4:0] | <ul> <li>Loop Current Sense.</li> <li>Five-bit value returning the loop current in 3.3 mA/bit resolution when the DAA is in an off-hook state.</li> <li>00000 = Indicates the loop current is less than required for normal operation.</li> <li>00100 = Indicates minimum loop current for normal operation.</li> <li>11111 = Indicates a loop current is &gt; 127 mA.</li> </ul> |

#### DAA Register Offset 0x3D Line-Side Revision

| Bit  | D7 | D6 | D5        | D4 | D3 | D2 | D1 | D0 |
|------|----|----|-----------|----|----|----|----|----|
| Name |    |    | LREV[3:0] |    |    |    |    |    |
| Туре |    | ·  | R         |    |    |    |    |    |

Reset settings = 00xx\_xx00

| Bit | Name      | Function                                                                                                                  |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved  | Read returns zero.                                                                                                        |
| 5:2 | LREV[3:0] | Line-Side Revision.<br>Four-bit value indicating the revision of the Si3017/11/18 device.<br>0011 = Rev C<br>0100 = Rev D |
| 1:0 | Reserved  | Read returns zero.                                                                                                        |



#### DAA Register Offset 0x3E Reserved

| Bit  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|----|----|----|----|----|----|----|
| Name |    |    |    |    |    |    |    |    |
| Туре |    |    |    |    |    |    |    |    |

Reset settings = 0000\_0000

| Bit | Name     | Function           |  |  |  |
|-----|----------|--------------------|--|--|--|
| 7:0 | Reserved | Read returns zero. |  |  |  |

#### DAA Register Offset 0x3F TX/RX Gain Control

| Bit  | D7  | D6       | D5 | D4 | D3  | D2       | D1 | D0 |
|------|-----|----------|----|----|-----|----------|----|----|
| Name | ТХМ | ATX[2:0] |    |    | RXM | ARX[2:0] |    |    |
| Туре | R/W | R/W      |    |    | R/W | R/W      |    |    |

| Bit | Name     | Function                          |  |  |  |
|-----|----------|-----------------------------------|--|--|--|
| 7   | TXM      | Transmit Mute (MAP = 0 only).     |  |  |  |
|     |          | 0 = Transmit signal is not muted. |  |  |  |
|     |          | 1 = Mutes the transmit signal.    |  |  |  |
| 6:4 | ATX[2:0] | Analog Transmit Attenuation.      |  |  |  |
|     |          | 000 = 0 dB attenuation            |  |  |  |
|     |          | 001 = 3 dB attenuation            |  |  |  |
|     |          | 010 = 6 dB attenuation            |  |  |  |
|     |          | 011 = 9 dB attenuation            |  |  |  |
|     |          | 1xx = 12 dB attenuation           |  |  |  |
| 3   | RXM      | Receive Mute (MAP = 0 only).      |  |  |  |
|     |          | 0 = Receive signal is not muted.  |  |  |  |
|     |          | 1 = Mutes the receive signal.     |  |  |  |
| 2:0 | ARX[2:0] | Analog Receive Gain.              |  |  |  |
|     |          | 000 = 0 dB gain                   |  |  |  |
|     |          | 001 = 3 dB gain                   |  |  |  |
|     |          | 010 = 6 dB gain                   |  |  |  |
|     |          | 011 = 9 dB gain                   |  |  |  |
|     |          | 1xx = 12 dB gain                  |  |  |  |



### DAA Register Offset 0x40 International Control 1

| Bit  | D7   | D6  | D5  | D4   | D3       | D2 | D1  | D0  |
|------|------|-----|-----|------|----------|----|-----|-----|
| Name | ACT2 | OHS | ACT | IIRE | DCT[1:0] |    | RZ  | RT  |
| Туре | R/W  | R/W | R/W | R/W  | R/W      |    | R/W | R/W |

| Bit | Name |                                                                  |               |                          | Function                                                                                                              |  |  |  |  |  |
|-----|------|------------------------------------------------------------------|---------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7   | ACT2 | AC Termina                                                       | ation Select  | t <b>2</b> .             |                                                                                                                       |  |  |  |  |  |
|     |      | Works with                                                       | the ACT bit   | to select one            | of four ac terminations.                                                                                              |  |  |  |  |  |
|     |      | Si3018 sett                                                      | ings:         |                          |                                                                                                                       |  |  |  |  |  |
|     |      | ACT2                                                             | ACT           | AC Termi                 | nation                                                                                                                |  |  |  |  |  |
|     |      | 0                                                                | 0             | Real, 600 $\Omega$       |                                                                                                                       |  |  |  |  |  |
|     |      | 0                                                                | 1             | Global complex impedance |                                                                                                                       |  |  |  |  |  |
|     |      | 1                                                                | 0             | TBR21 complex impedance  |                                                                                                                       |  |  |  |  |  |
|     |      | 1                                                                | 1             | New Zeala                | and complex impedance                                                                                                 |  |  |  |  |  |
|     |      | The global of                                                    | complex imp   | edance satisf            | fies minimum return loss requirements in a country requiring                                                          |  |  |  |  |  |
|     |      | a complex a                                                      | ic terminatio | n. The other             | complex impedances can be used for improved return loss                                                               |  |  |  |  |  |
|     |      | performance.                                                     |               |                          |                                                                                                                       |  |  |  |  |  |
|     |      | Si3011 Settings:                                                 |               |                          |                                                                                                                       |  |  |  |  |  |
|     |      | ACT2                                                             | ACT           | AC Termi                 | nation                                                                                                                |  |  |  |  |  |
|     |      | 0                                                                | 0             | Real, 600                | Ω                                                                                                                     |  |  |  |  |  |
|     |      | 0                                                                | 1             | TBR21 complex impedance  |                                                                                                                       |  |  |  |  |  |
|     |      | 1                                                                | 0             | TBR21 complex impedance  |                                                                                                                       |  |  |  |  |  |
|     |      | 1                                                                | 1             | Real, 600 $\Omega$       |                                                                                                                       |  |  |  |  |  |
|     |      | Si3017 Settings:                                                 |               |                          |                                                                                                                       |  |  |  |  |  |
|     |      | ACT2                                                             | ACT           | AC Termi                 | nation                                                                                                                |  |  |  |  |  |
|     |      | Х                                                                | Х             | Real, 600 $\Omega$       |                                                                                                                       |  |  |  |  |  |
| 6   | OHS  | On-Hook S                                                        | peed.         |                          |                                                                                                                       |  |  |  |  |  |
|     |      | line-side dev                                                    | vice to go or |                          | 2 bit and the SQ[1:0] bits, sets the amount of time for the n-hook speeds specified are measured from the time the OH |  |  |  |  |  |
|     |      | Si3018 sett                                                      |               | anone oquale             |                                                                                                                       |  |  |  |  |  |
|     |      | OHS                                                              | OHS2          | SQ[1:0]                  | Mean On-Hook Speed                                                                                                    |  |  |  |  |  |
|     |      | 0                                                                | 0             | 00                       | Less than 0.5 ms                                                                                                      |  |  |  |  |  |
|     |      | 0                                                                | 1             | 00                       | 3 ms ±10% (meets ETSI standard)                                                                                       |  |  |  |  |  |
|     |      | 1                                                                | Х             | 11                       | 26 ms ±10% (meets Australia spark quenching spec)                                                                     |  |  |  |  |  |
|     |      | Si3011 and                                                       | Si3017 set    | •                        |                                                                                                                       |  |  |  |  |  |
|     |      | OHS                                                              | OHS2          | SQ[1:0]                  | Mean On-Hook Speed                                                                                                    |  |  |  |  |  |
|     |      | Х                                                                | Х             | XX                       | Less than 0.5 ms                                                                                                      |  |  |  |  |  |
| 5   | ACT  | AC Termina                                                       | ation Select  | t.                       |                                                                                                                       |  |  |  |  |  |
|     |      | When the ACT2 bit is cleared, the ACT bit selects the following: |               |                          |                                                                                                                       |  |  |  |  |  |
|     |      | 0 = Selects the real impedance (600 W).                          |               |                          |                                                                                                                       |  |  |  |  |  |
|     |      | 1 = Selects                                                      | the complex   | impedance.               |                                                                                                                       |  |  |  |  |  |
| 4   | lire | IIR Filter Se                                                    | elect.        |                          |                                                                                                                       |  |  |  |  |  |
|     |      | 0 = FIR Filte                                                    | er selected.  |                          |                                                                                                                       |  |  |  |  |  |
|     |      | 1 = IIR Filter                                                   |               |                          |                                                                                                                       |  |  |  |  |  |
|     |      | 1                                                                |               |                          |                                                                                                                       |  |  |  |  |  |



| Bit | Name     | Function                                                                                                                                                                                                                                        |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:2 | DCT[1:0] | DC Termination Select (MAP = 0 only).                                                                                                                                                                                                           |
|     |          | Si3018 settings:                                                                                                                                                                                                                                |
|     |          | 00 = Low voltage mode.                                                                                                                                                                                                                          |
|     |          | 01 = Japan, Lower voltage mode.                                                                                                                                                                                                                 |
|     |          | 10 = FCC, Standard voltage mode.                                                                                                                                                                                                                |
|     |          | 11 = TBR21, Current limiting mode.                                                                                                                                                                                                              |
|     |          | Si3011 settings:                                                                                                                                                                                                                                |
|     |          | 00,10 = FCC, standard voltage mode.<br>01,11 = TBR21, current limiting mode.                                                                                                                                                                    |
|     |          | Si3017 settings:                                                                                                                                                                                                                                |
|     |          | XX = FCC, standard voltage mode.                                                                                                                                                                                                                |
| 1   | RZ       | Ringer Impedance.                                                                                                                                                                                                                               |
|     |          | Si3018 settings:                                                                                                                                                                                                                                |
|     |          | 0 = Maximum (high) ringer impedance.                                                                                                                                                                                                            |
|     |          | 1 = Synthesize ringer impedance. See "Ringer Impedance and Threshold" on page 34                                                                                                                                                                |
|     |          | Si3011 and Si3017 settings:                                                                                                                                                                                                                     |
|     |          | X = Maximum (high) ringer impedance.                                                                                                                                                                                                            |
| 0   | RT       | Ringer Threshold Select.                                                                                                                                                                                                                        |
|     |          | Satisfies country requirements on ring detection. Signals below the lower level do not generate a ring detection; signals above the upper level are guaranteed to generate a ring detection.<br><b>Si3018 settings:</b><br>0 = 11  to  22  Vrms |
|     |          | $1 = 17 \text{ to } 33 \text{ V}_{\text{rms}}$                                                                                                                                                                                                  |
|     |          | Si3011 and Si3017 settings:                                                                                                                                                                                                                     |
|     |          | $X = 11 \text{ to } 22 \text{ V}_{\text{rms}}$                                                                                                                                                                                                  |
|     |          |                                                                                                                                                                                                                                                 |



## DAA Register Offset 0x41 International Control 2

| Bit  | D7   | D6   | D5   | D4 | D3  | D2  | D1  | D0  |
|------|------|------|------|----|-----|-----|-----|-----|
| Name | CALZ | MCAL | CALD |    | OPE | BTE | ROV | BTD |
| Туре | R/W  | R/W  | R/W  |    | R/W | R/W | R/W | R/W |

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CALZ     | <ul> <li>Clear Calibration.</li> <li>0 = Normal operation.</li> <li>1 = Clear calibration data. This bit must be written back to 0 after being set.</li> </ul>                                                                                                                                                                                                                                              |
| 6   | MCAL     | Manual Calibration.0 = No calibration.1 = Initiate calibration.                                                                                                                                                                                                                                                                                                                                             |
| 5   | CALD     | Auto-Calibration Disable.0 = Enable auto-calibration.1 = Disable auto-calibration.                                                                                                                                                                                                                                                                                                                          |
| 4   | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                                          |
| 3   | OPE      | Overload Protect Enable.<br>0 = Disabled.<br>1 = Enabled.<br>When the OPE bit is set, the OPD indicates when an overload condition is occurring. The<br>OPD bit should always be cleared before going off-hook, and set 25 ms following off-hook<br>in order to prevent false overload detections.                                                                                                          |
| 2   | BTE      | <ul> <li>Billing Tone Protect Enable.</li> <li>When set, the DAA can detect a billing tone signal on the line and maintain an off-hook state through the billing tone. If a billing tone is detected, the BTD bit is set to indicate the event.</li> <li>0 = Billing tone detection disabled. The BTD bit is not functional.</li> <li>1 = Billing tone detection enabled. The BTD is functional.</li> </ul> |
| 1   | ROV      | <ul> <li>Receive Overload.</li> <li>Set when the receive input has an excessive input level (i.e., receive pin goes below ground). Cleared by writing a zero to this location (sticky).</li> <li>0 = Normal receive input level.</li> <li>1 = Excessive receive input level.</li> </ul>                                                                                                                     |
| 0   | BTD      | Billing Tone Detected.Set if a billing tone is detected. Automatically cleared (non-sticky).0 = No billing tone detected.1 = Billing tone detected.                                                                                                                                                                                                                                                         |



### DAA Register Offset 0x42 International Control 3

| Bit  | D7 | D6   | D5  | D4  | D3    | D2 | D1   | D0 |
|------|----|------|-----|-----|-------|----|------|----|
| Name |    | DIAL | FJM | VOL | [1:0] |    | RFWE |    |
| Туре |    | R/W  | R/W | R/  | W     |    | R/W  |    |

| Bit | Name     | Function                                                                                            |
|-----|----------|-----------------------------------------------------------------------------------------------------|
| 7   | Reserved | Read returns zero.                                                                                  |
| 6   | DIAL     | DTMF Dialing Mode (MAP = 0 only).                                                                   |
|     |          | Si3018 settings:                                                                                    |
|     |          | 0 = Normal operation.                                                                               |
|     |          | 1 = Increase headroom for DTMF dialing.                                                             |
|     |          | Si3011 and Si3017 settings:                                                                         |
|     |          | X = Normal operation.                                                                               |
| 5   | FJM      | Force Japan DC Termination Mode (MAP = 0 only).                                                     |
|     |          | Si3018 settings:                                                                                    |
|     |          | 0 = Normal operation.                                                                               |
|     |          | 1 = When DCT[1:0], is set to $10_b$ (FCC mode), setting this bit forces the Japan dc termination    |
|     |          | mode.                                                                                               |
|     |          | Si3011 and Si3017 settings:                                                                         |
|     |          | X = Normal operation.                                                                               |
| 4:3 | VOL[1:0] | Line Voltage Adjust (MAP = 0 only).                                                                 |
|     |          | When set, this bit adjusts the TIP-RING line voltage. Lowering this voltage improves margin         |
|     |          | in low voltage countries.                                                                           |
|     |          | Si3018 settings:                                                                                    |
|     |          | 00 = Normal operation.<br>01 = -0.125 V below Japan mode.                                           |
|     |          | 10 = equivalent to DCT[1:0] = 01 (Japan mode).                                                      |
|     |          | 11 = equivalent to DCT[1:0] = 01 (Japan mode).                                                      |
|     |          | Si3011 and Si3017 settings:                                                                         |
|     |          | XX = Normal operation.                                                                              |
| 2   | Reserved | Read returns zero.                                                                                  |
| 1   | RFWE     | Ring Detector Full-Wave Rectifier Enable.                                                           |
|     |          | When RNGV is disabled, this bit controls the ring detector mode. When RNGV is enabled,              |
|     |          | this bit configures the RDT bit to either follow the ringing signal detected by the ring valida-    |
|     |          | tion circuit, or to follow an unqualified ring detect one-shot signal initiated by a ring-threshold |
|     |          | crossing and terminated by a fixed counter timeout of approximately five seconds.                   |
|     |          | RNGV     RFWE     RDT bit       0     0     Half-Wave                                               |
|     |          | 0 0 Half-Wave<br>0 1 Full-Wave                                                                      |
|     |          | 1 0 Validated Ring Envelope                                                                         |
|     |          | 1 1 Ring Threshold Crossing One-Shot                                                                |
| 0   | Reserved | Read returns zero.                                                                                  |



### DAA Register Offset 0x43 International Control 4

| Bit  | D7 | D6 | D5 | D4 | D3 | D2  | D1 | D0  |
|------|----|----|----|----|----|-----|----|-----|
| Name |    |    |    |    |    | OVL |    | OPD |
| Туре |    |    |    |    |    | R   |    | R   |

| Bit | Name     |                                  |                                                   | Fu                                                   | Inction                                                                                                 |  |  |  |  |  |
|-----|----------|----------------------------------|---------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7:3 | Reserved | Read re                          | Read returns zero.                                |                                                      |                                                                                                         |  |  |  |  |  |
| 2   | OVL      | Overloa                          | ad Detect                                         | ed.                                                  |                                                                                                         |  |  |  |  |  |
|     |          | Detection<br>affected<br>0 = Nor | on and Read<br>by the BT<br>mal receiv            | ceive Overload" on page 35                           | If after the overload is removed. See "Billing Tone<br>. Masked by the off-hook counter only and is not |  |  |  |  |  |
| 1   | Reserved | Read re                          | Read returns zero.                                |                                                      |                                                                                                         |  |  |  |  |  |
| 0   | OPD      | Overloa                          | ad Protect                                        | t Detect.                                            |                                                                                                         |  |  |  |  |  |
|     |          |                                  |                                                   | indicate that the DAA has on the setting of the ILIM | detected a line feed overload. The detector firing bit.                                                 |  |  |  |  |  |
|     |          | OPD                              | ILİM                                              | Overload Threshold                                   | Overload Status                                                                                         |  |  |  |  |  |
|     |          | 0                                | 0                                                 | 160 mA                                               | No overload condition exists                                                                            |  |  |  |  |  |
|     |          | 0                                | 1                                                 | 60 mA                                                | No overload condition exists                                                                            |  |  |  |  |  |
|     |          | 1                                | 0                                                 | 160 mA                                               | An overload condition has been detected                                                                 |  |  |  |  |  |
|     |          | 1                                | 1 1 60 mA An overload condition has been detected |                                                      |                                                                                                         |  |  |  |  |  |
|     |          | This bit<br>OPE to               |                                                   | nabled by setting the OPE I                          | bit. OPD is a sticky bit and is cleared by writing                                                      |  |  |  |  |  |



#### DAA Register Offset 0x44 Call Progress Receive Attenuation (MAP = 1)

| Bit  | D7 | D6       | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|----|----------|----|----|----|----|----|----|--|--|
| Name |    | ARM[7:0] |    |    |    |    |    |    |  |  |
| Туре |    | R/W      |    |    |    |    |    |    |  |  |

| Bit   | Name                                                                                | Function                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|-------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:0   | ARM[7:0]                                                                            | AOUT Receive Path Attenuation.<br>When decremented from the default setting, these bits linearly attenuate the AOUT receive<br>path signal used for call progress monitoring. Setting the bits to 0s mutes the AOUT receive<br>path.<br>0111_1111 = +6 dB (gain)<br>0100_0000 = 0 dB<br>0010_0000 = -6 dB (attenuation)<br>0001_0000 = -12 dB<br><br>0000_0000 = Mute |  |  |  |  |  |  |
| Note: | Note: Function available when DAA Register offset 0x31 bit 6 is set to 1 (MAP = 1). |                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |



## DAA Register Offset 0x45 Call Progress Transmit Attenuation (MAP = 1)

| Bit  | D7 | D6       | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|----|----------|----|----|----|----|----|----|--|--|
| Name |    | ATM[7:0] |    |    |    |    |    |    |  |  |
| Туре |    | R/W      |    |    |    |    |    |    |  |  |

| Bit     | Name     | Function                                                                                                                                                                                                                                                                                                                                                                |
|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0     | ATM[7:0] | AOUT Receive Path Attenuation.<br>When decremented from the default setting, these bits linearly attenuate the AOUT<br>transmit path signal used for call progress monitoring. Setting the bits to 0s mutes the<br>AOUT transmit path.<br>0111_1111 = +6 dB (gain)<br>0100_0000 = 0 dB<br>0010_0000 = -6 dB (attenuation)<br>0001_0000 = -12 dB<br><br>0000_0000 = Mute |
| Note: F |          | $0111_111 = +6 dB (gain)$<br>$0100_0000 = 0 dB$<br>$0010_0000 = -6 dB (attenuation)$<br>$0001_0000 = -12 dB$<br>                                                                                                                                                                                                                                                        |



## DAA Register Offset 0x46 Ring Validation Control 1

| Bit  | D7        | D6 | D5 D4 D3 |  |     | D2    | D1 | D0 |
|------|-----------|----|----------|--|-----|-------|----|----|
| Name | RDLY[1:0] |    |          |  | RMX | [5:0] |    |    |
| Туре | R/W       |    |          |  | R/  | W     |    |    |

| Bit | Name      |                                                                                                                                                                        |                                                                                                                                                                                                                                                                              | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RDLY[1:0] |                                                                                                                                                                        | validated and when<br>RDLY[1:0]<br>00<br>01<br>10                                                                                                                                                                                                                            | e RDLY[2] bit, set the amount of time between when a<br>a valid ring signal is indicated.<br>Delay<br>0 ms<br>256 ms<br>512 ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |           | 1                                                                                                                                                                      | 11                                                                                                                                                                                                                                                                           | 1792 ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5:0 | RMX[5:0]  | These bits se<br>error. During<br>event and de<br>the timer valu<br>RMX[5:0], the<br>between RAS<br>events to qua<br>event typicall<br>every 1/(2 x 2<br>range [f_min, | ring qualification, a t<br>crements at a regula<br>ie is compared to the<br>frequency of the rin<br>S[5:0] and RMX[5:0]<br>lify as a ring, in bina<br>y occurs twice per rin<br>20 Hz) = 25 ms. To c<br>f_max], the followin<br>RMX[5:0] $\geq$ RA<br>the for error margin a | t.<br>frequency for a valid ring signal within a 10% margin of<br>mer is loaded with the RAS[5:0] field upon a TIP/RING<br>ar rate. When a subsequent TIP/RING event occurs,<br>a RMX[5:0] field, and, if it exceeds the value in<br>ig is too high and the ring is invalidated. The difference<br>identifies the minimum duration between TIP/RING<br>ry-coded increments of 2.0 ms (nominal). A TIP/RING<br>ig tone period. At 20 Hz, TIP/RING events would occur<br>alculate the correct RMX[5:0] value for a frequency<br>g equation should be used:<br>$S[5:0] - \frac{1}{2 \times f_{max} \times 2 \text{ ms}}, RMX \le RAS$ and ensure a sufficient ring detection window, it is rec-<br>lue of RMX[5:0] be incremented by 1. |



# DAA Register Offset 0x47 Ring Validation Control 2

| Bit  | D7      | D6 | D5  | D4    | D2 D1 D0 |  |     |  |
|------|---------|----|-----|-------|----------|--|-----|--|
| Name | RDLY[2] |    | RTO | [3:0] | RCC[2:0] |  |     |  |
| Туре | R/W     |    | R/W |       |          |  | R/W |  |

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RDLY[2]  | Ring Delay Bit 2.This bit, in combination with the RDLY[1:0] bits, sets the amount of time between when a ring signal is validated and when a valid ring signal is indicated.RDLY[2]RDLY[1:0]Delay0000 ms001256 ms010512 ms111                                                                                                                                          |
| 6:3 | RTO[3:0] | Ring Timeout.Determine when ringing is finished after the most recent ring threshold crossing. $0000 =$ Invalid $0001 = 128 \times 1 = 128 \text{ ms}$ $0010 = 128 \times 2 = 256 \text{ ms}$ $1111 = 128 \times 15 = 1920 \text{ ms}$                                                                                                                                  |
| 2:0 | RCC[2:0] | Ring Confirmation Count.         Determine the time interval over which the ring signal must meet tolerances defined by         RAS[5:0] and RMX[5:0] to be classified as a valid ring signal.         000 = 100 ms         001 = 150 ms         010 = 200 ms         011 = 256 ms         100 = 384 ms         101 = 512 ms         110 = 640 ms         111 = 1024 ms |



### DAA Register Offset 0x48 Ring Validation Control 3

| Bit  | D7   | D6 | D5       | D4 | D3 | D2 | D1 | D0 |  |
|------|------|----|----------|----|----|----|----|----|--|
| Name | RNGV |    | RAS[5:0] |    |    |    |    |    |  |
| Туре | R/W  |    | R/W      |    |    |    |    |    |  |

Reset settings = 0001\_1001

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RNGV     | <ul> <li>Ring Validation Enable.</li> <li>0 = Ring validation feature is disabled.</li> <li>1 = Ring validation feature is enabled in normal operating mode and low-power mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6   | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5:0 | RAS[5:0] | <b>Ring Assertion Time.</b><br>These bits set the minimum ring frequency for a valid ring signal. During ring qualification, a timer is loaded with the RAS[5:0] field upon a TIP/RING event and decrements at a regular rate. If a second or subsequent TIP/RING event occurs after the timer has timed out then the frequency of the ring is too low and the ring is invalidated. The difference between RAS[5:0] and RMX[5:0] identifies the minimum duration between TIP/RING events to qualify as a ring, in binary-coded increments of 2.0 ms (nominal). A TIP/RING event typically occurs twice per ring tone period. At 20 Hz, TIP/RING events would occur every $1/(2 \times 20 \text{ Hz}) = 25 \text{ ms}$ . To calculate the correct RAS[5:0] value for a frequency range [f_min, f_max], the following equation should be used:<br>$RAS[5:0] \ge \frac{1}{2 \times f_{min} \times 2 \text{ ms}}$ |

### DAA Register Offset 0x49 Resistor Calibration

| Bit  | D7 | D6 | D5    | D4 | D3 | D2 | D1 | D0 |
|------|----|----|-------|----|----|----|----|----|
| Name |    |    | RCALD |    |    |    |    |    |
| Туре |    |    | R/W   |    |    |    |    |    |

Reset settings = 000x\_xxxx

| Bit | Name     | Function                                                                                                                                                   |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved | Read returns zero.                                                                                                                                         |
| 5   | RCALD    | <ul> <li>Resistor calibration disable.</li> <li>0 = Internal resistor calibration enabled.</li> <li>1 = Internal resistor calibration disabled.</li> </ul> |
| 4:0 | Reserved | Read returns zero or one.                                                                                                                                  |



## DAA Register Offset 0x4A DC Termination Control (MAP = 1)

| Bit  | D7       | D6 | D5        | D4 | D3 | D2 | D1   | D0  |
|------|----------|----|-----------|----|----|----|------|-----|
| Name | DCV[1:0] |    | MINI[1:0] |    |    |    | ILIM | DCR |
| Туре | R/W      |    | R/        | W  |    |    | R/W  | R/W |

| Bit   | Name               | Function                                                                                             |
|-------|--------------------|------------------------------------------------------------------------------------------------------|
| 7:6   | DCV[1:0]           | TIP/RING Voltage Adjust.                                                                             |
|       |                    | Adjust the voltage on the DCT pin of the line-side device, which affects the TIP/RING                |
|       |                    | voltage on the line. Low voltage countries should use a lower TIP/RING voltage. Raising              |
|       |                    | the TIP/RING voltage improves signal headroom.                                                       |
|       |                    | Si3018 settings:<br>DCV[1:0] DCT Pin Voltage                                                         |
|       |                    | $00$ $3.1 \vee$                                                                                      |
|       |                    | 01 3.2 V                                                                                             |
|       |                    | 10 3.35 V                                                                                            |
|       |                    | 11 3.5 V                                                                                             |
|       |                    | Si3011 and Si3017 settings:                                                                          |
|       |                    | DCV[1:0] DCT Pin Voltage                                                                             |
|       |                    | XX 3.35 V                                                                                            |
| 5:4   | MINI[1:0]          | Minimum Operational Loop Current.                                                                    |
|       |                    | Adjusts the minimum loop current so the DAA can operate. Increasing the minimum                      |
|       |                    | operational loop current improves signal headroom at a lower TIP/RING voltage.                       |
|       |                    | Si3018 settings:                                                                                     |
|       |                    | MINI[1:0] Min Loop Current                                                                           |
|       |                    | 00 10 mA                                                                                             |
|       |                    | 01 12 mA                                                                                             |
|       |                    | 10 14 mA                                                                                             |
|       |                    | 11 16 mA                                                                                             |
|       |                    | Si3011 and Si3017 settings:                                                                          |
|       |                    | MINI[1:0] Min Loop Current<br>XX 10 mA                                                               |
| 2.0   | Deserved           |                                                                                                      |
| 3:2   | Reserved           | Read returns zero.                                                                                   |
| 1     | ILIM               | Current Limiting Enable.                                                                             |
|       |                    | Si3018 and Si3011 settings:                                                                          |
|       |                    | 0 = Current limiting mode disabled.                                                                  |
|       |                    | 1 = Current limiting mode enabled. Limits loop current to a maximum of 60 mA per the TBR21 standard. |
|       |                    | Si3017 settings:                                                                                     |
|       |                    | X = Current limiting mode disabled.                                                                  |
| 0     | DCR                | DC Impedance Selection.                                                                              |
| 0     | DUK                | 0 = 50 W dc termination is selected. Use this mode for all standard applications.                    |
|       |                    | $1 = 800 \Omega$ dc termination is selected.                                                         |
| Note  | Eurotion available |                                                                                                      |
| Note: | Function availabl  | e when DAA Registers offset 0x31 bit 6 is set to 1 (MAP = 1).                                        |



# DAA Register Offset 0x4B Reserved

| Bit  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|----|----|----|----|----|----|----|
| Name |    |    |    |    |    |    |    |    |
| Туре |    |    |    |    |    |    |    |    |

Reset settings = 0000\_xxxx

| Bit | Name     | Function                  |
|-----|----------|---------------------------|
| 7:0 | Reserved | Read returns zero or one. |

### DAA Register Offset 0x4C Reserved

| Bit  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|----|----|----|----|----|----|----|
| Name |    |    |    |    |    |    |    |    |
| Туре |    |    |    |    |    |    |    |    |

Reset settings = 0000\_0000

| Bit | Name     | Function           |
|-----|----------|--------------------|
| 7:0 | Reserved | Read returns zero. |

#### DAA Register Offset 0x4D Reserved

| Bit  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|----|----|----|----|----|----|----|
| Name |    |    |    |    |    |    |    |    |
| Туре |    |    |    |    |    |    |    |    |

| Bit | Name     | Function           |
|-----|----------|--------------------|
| 7:0 | Reserved | Read returns zero. |



### DAA Register Offset 0x4E Reserved

| Bit  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|----|----|----|----|----|----|----|
| Name |    |    |    |    |    |    |    |    |
| Туре |    |    |    |    |    |    |    |    |

Reset settings = 0000\_0000

| Bit | Name     | Function           |
|-----|----------|--------------------|
| 7:0 | Reserved | Read returns zero. |

#### DAA Register Offset 0x4F DAA Control 4

| Bit  | D7 | D6       | D5 | D4 | D3   | D2 | D1 | D0 |
|------|----|----------|----|----|------|----|----|----|
| Name |    | FOH[1:0] |    |    | OHS2 |    |    |    |
| Туре |    | R/       | W  |    | R/W  |    |    |    |

| Bit | Name     |                              |                       |                                          | Function                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------|------------------------------|-----------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | Read retur                   | ns zero.              |                                          |                                                                                                                                                                                                                                                                                                                                                                        |
| 6:5 | FOH[1:0] | Determine<br>00 = 512 n      | ns<br>ns (default)    | n of the off-h                           | ook counter.                                                                                                                                                                                                                                                                                                                                                           |
| 4   | Reserved | Read retur                   | ns zero.              |                                          |                                                                                                                                                                                                                                                                                                                                                                        |
| 3   | OHS2     | measur<br>OHS<br>0<br>0<br>1 | ttings:<br>in combina | time the OF<br>SQ[1:0]<br>00<br>00<br>11 | <ul> <li>OHS bit and the SQ[1:0] bits on-hook speeds specified are d bit is cleared until loop current equals zero.</li> <li>Mean On-Hook Speed <ul> <li>Less than 0.5 ms</li> <li>3 ms ±10% (meets ETSI standard)</li> <li>26 ms ±10% (meets Australia spark quenching spec)</li> </ul> </li> <li>Mean On-Hook Speed <ul> <li>Less than 0.5 ms</li> </ul> </li> </ul> |
| 2:0 | Reserved | Read retur                   | ns zero.              |                                          |                                                                                                                                                                                                                                                                                                                                                                        |



### DAA Register Offset 0x5D Programmable Hybrid Register 1 (MAP = 1)

| Bit  | D7 | D6        | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|----|-----------|----|----|----|----|----|----|--|--|
| Name |    | HYB1[7:0] |    |    |    |    |    |    |  |  |
| Туре |    |           |    | R/ | W  |    |    |    |  |  |

Reset settings = 0000\_0000

| Bit   | Name               | Function                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | HYB1[7:0]          | <b>Hybrid 1.</b><br>Programmed with a coefficient value to adjust the hybrid response to reduce near-end echo. This register represents the first tap in the four-tap filter. When this register is set to 0s, this filter stage does not effect on the hybrid response. Refer to "AN84: Digital Hybrid with the Si305x DAAs" for more information on selecting coefficients for the programmable hybrid. |
| Note: | Function available | e when DAA Registers offset 0x31 bit 6 is set to 1 (MAP = 1).                                                                                                                                                                                                                                                                                                                                             |

## DAA Register Offset 0x5E Programmable Hybrid Register 2 (MAP = 1)

| Bit  | D7 | D6 | D5 | D4  | D3     | D2 | D1 | D0 |
|------|----|----|----|-----|--------|----|----|----|
| Name |    |    |    | HYB | 2[7:0] |    |    |    |
| Туре |    |    |    | R/  | W      |    |    |    |

| Bit   | Name                                                                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7:0   | HYB2[7:0]                                                                            | <b>Hybrid 2.</b><br>Programmed with a coefficient value to adjust the hybrid response to reduce near-end echo. This register represents the first tap in the four-tap filter. When this register is set to 0s, this filter stage does not effect on the hybrid response. Refer to "AN84: Digital Hybrid with the Si305x DAAs" for more information on selecting coefficients for the programmable hybrid. |  |  |  |  |  |  |  |
| Note: | Note: Function available when DAA Registers offset 0x31 bit 6 is set to 1 (MAP = 1). |                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |



# DAA Register Offset 0x5F Programmable Hybrid Register 3 (MAP = 1)

| Bit  | D7        | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|-----------|----|----|----|----|----|----|----|--|--|
| Name | HYB3[7:0] |    |    |    |    |    |    |    |  |  |
| Туре |           |    |    | R/ | W  |    |    |    |  |  |

Reset settings = 0000\_0000

| Bit   | Name                                                                                        | Function                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7:0   | HYB3[7:0]                                                                                   | <b>Hybrid 3.</b><br>Programmed with a coefficient value to adjust the hybrid response to reduce near-end echo. This register represents the first tap in the four-tap filter. When this register is set to 0s, this filter stage does not effect on the hybrid response. Refer to "AN84: Digital Hybrid with the Si305x DAAs" for more information on selecting coefficients for the programmable hybrid. |  |  |  |  |  |  |  |
| Note: | <b>Note:</b> Function available when DAA Registers offset 0x31 bit 6 is set to 1 (MAP = 1). |                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |

### DAA Register Offset 0x60 Programmable Hybrid Register 4 (MAP = 1)

| Bit  | D7        | D6  | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|------|-----------|-----|----|----|----|----|----|----|--|--|--|
| Name | HYB4[7:0] |     |    |    |    |    |    |    |  |  |  |
| Туре |           | R/W |    |    |    |    |    |    |  |  |  |

| Bit   | Name                                                                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7:0   | HYB4[7:0]                                                                            | <b>Hybrid 4.</b><br>Programmed with a coefficient value to adjust the hybrid response to reduce near-end echo. This register represents the first tap in the four-tap filter. When this register is set to 0s, this filter stage has no effect on the hybrid response. Refer to "AN84: Digital Hybrid with the Si305x DAAs" for more information on selecting coefficients for the programmable hybrid. |  |  |  |  |  |  |  |
| Note: | Note: Function available when DAA Registers offset 0x31 bit 6 is set to 1 (MAP = 1). |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |



### DAA Register Offset 0x61 Programmable Hybrid Register 5 (MAP = 1)

| Bit  | D7        | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|-----------|----|----|----|----|----|----|----|--|--|
| Name | HYB5[7:0] |    |    |    |    |    |    |    |  |  |
| Туре |           |    |    | R/ | W  |    |    |    |  |  |

Reset settings = 0000\_0000

| Bit   | Name                                                                                        | Function                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:0   | HYB5[7:0]                                                                                   | <b>Hybrid 5.</b><br>Programmed with a coefficient value to adjust the hybrid response to reduce near-end echo. This register represents the first tap in the four-tap filter. When this register is set to 0s, this filter stage does not effect on the hybrid response. Refer to "AN84: Digital Hybrid with the Si305x DAAs" for more information on selecting coefficients for the programmable hybrid. |  |  |  |  |  |  |
| Note: | <b>Note:</b> Function available when DAA Registers offset 0x31 bit 6 is set to 1 (MAP = 1). |                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |

### DAA Register Offset 0x62 Programmable Hybrid Register 6 (MAP = 1)

| Bit  | D7        | D6  | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|------|-----------|-----|----|----|----|----|----|----|--|--|
| Name | HYB6[7:0] |     |    |    |    |    |    |    |  |  |
| Туре |           | R/W |    |    |    |    |    |    |  |  |

| Bit   | Name                                                                                        | Function                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:0   | HYB6[7:0]                                                                                   | <b>Hybrid 6.</b><br>Programmed with a coefficient value to adjust the hybrid response to reduce near-end echo. This register represents the first tap in the four-tap filter. When this register is set to all 0s, this filter stage does not effect on the hybrid response. Refer to "AN84: Digital Hybrid with the Si305x DAAs" for more information on selecting coefficients for the programmable hybrid. |  |  |  |  |  |  |
| Note: | <b>Note:</b> Function available when DAA Registers offset 0x31 bit 6 is set to 1 (MAP = 1). |                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |



### DAA Register Offset 0x63 Programmable Hybrid Register 7 (MAP = 1)

| Bit  | D7        | D6  | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|------|-----------|-----|----|----|----|----|----|----|--|--|--|
| Name | HYB7[7:0] |     |    |    |    |    |    |    |  |  |  |
| Туре |           | R/W |    |    |    |    |    |    |  |  |  |

Reset settings = 0000\_0000

| Bit   | Name                                                                                        | Function                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:0   | HYB7[7:0]                                                                                   | <b>Hybrid 7.</b><br>Programmed with a coefficient value to adjust the hybrid response to reduce near-end echo. This register represents the first tap in the four-tap filter. When this register is set to all 0s, this filter stage does not effect on the hybrid response. Refer to "AN84: Digital Hybrid with the Si305x DAAs" for more information on selecting coefficients for the programmable hybrid. |  |  |  |  |  |  |
| Note: | <b>Note:</b> Function available when DAA Registers offset 0x31 bit 6 is set to 1 (MAP = 1). |                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |

### DAA Register Offset 0x64 Programmable Hybrid Register 8 (MAP = 1)

| Bit  | D7        | D6  | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|------|-----------|-----|----|----|----|----|----|----|--|--|--|
| Name | HYB8[7:0] |     |    |    |    |    |    |    |  |  |  |
| Туре |           | R/W |    |    |    |    |    |    |  |  |  |

| Bit   | Name                                                                                                           | Function                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|-------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7:0   | HYB8[7:0]                                                                                                      | <b>Hybrid 8.</b><br>Programmed with a coefficient value to adjust the hybrid response to reduce near-end echo. This register represents the first tap in the four-tap filter. When this register is set to all 0s, this filter stage does not effect on the hybrid response. Refer to "AN84: Digital Hybrid with the Si305x DAAs" for more information on selecting coefficients for the programmable hybrid. |  |  |  |  |
| Note: | grammable hybrid.         Note: Function available when DAA Registers offset 0x31 bit 6 is set to 1 (MAP = 1). |                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |



## DAA Register Offset 0x6B Spark Quenching Control

| Bit  | D7 | D6  | D5 | D4  | D3 | D2 | D1 | D0 |
|------|----|-----|----|-----|----|----|----|----|
| Name | 0  | SQ1 | 0  | SQ0 | 0  | 0  | 0  | 0  |
| Туре |    | R/W |    | R/W |    |    |    |    |

| Bit  | Name     |                                 | Function                                                                                                                                                                                                                                                                                         |            |                                                   |  |  |  |
|------|----------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------|--|--|--|
| 7    | Reserved | Always                          | write this bit to                                                                                                                                                                                                                                                                                | ) zero.    |                                                   |  |  |  |
| 6, 4 | SQ[1:0]  | These to<br>line-side<br>the OH | <b>Spark Quenching.</b><br>These bits, in combination with the OHS bit and the OHS2 bit, set the amount of time for the line-side device to go on-hook. The on-hook speeds specified are measured from the time the OH bit is cleared until loop current equals zero.<br><b>Si3018 settings:</b> |            |                                                   |  |  |  |
|      |          | OHS                             | OHS2                                                                                                                                                                                                                                                                                             | SQ[1:0]    | Mean On-Hook Speed                                |  |  |  |
|      |          | 0                               | 0                                                                                                                                                                                                                                                                                                | 00         | Less than 0.5 ms                                  |  |  |  |
|      |          | 0                               | 1                                                                                                                                                                                                                                                                                                | 00         | 3 ms ±10% (meets ETSI standard)                   |  |  |  |
|      |          | 1                               | Х                                                                                                                                                                                                                                                                                                | 11         | 26 ms ±10% (meets Australia spark quenching spec) |  |  |  |
|      |          | Si3011                          | and Si3017 s                                                                                                                                                                                                                                                                                     | ettings:   |                                                   |  |  |  |
|      |          | OHS                             | OHS2                                                                                                                                                                                                                                                                                             | SQ[1:0]    | Mean On-Hook Speed                                |  |  |  |
|      |          | Х                               | Х                                                                                                                                                                                                                                                                                                | XX         | Less than 0.5 ms                                  |  |  |  |
| 5    | Reserved | Always write this bit to zero.  |                                                                                                                                                                                                                                                                                                  |            |                                                   |  |  |  |
| 3:0  | Reserved | Always                          | write these bit                                                                                                                                                                                                                                                                                  | s to zero. |                                                   |  |  |  |



# Pin Descriptions: Si3052



### Table 24. Pin Descriptions

| Pin # | Pin Name        | Description                                                                                                                                                                                                                                                                                                   |  |  |  |
|-------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1     | V <sub>IO</sub> | 3.3/5 V IO Digital Supply Input.                                                                                                                                                                                                                                                                              |  |  |  |
| 2     | AD[17]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                         |  |  |  |
| 3     | AD[16]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                         |  |  |  |
| 4     | C/BE[2]         | <b>Command/Byte Enable Bit Input/Output.</b><br>Multiplexed command/byte enables for the PCI interface. The pin is an output during<br>master operation and an input during slave operation. The pin indicates cycle type du<br>ing the address phase and byte enable during the data phase of a transaction. |  |  |  |
| 5     | FRAME           | Cycle Frame Indicator Input/Output.<br>PCI bus master output indicating the beginning and duration of a bus transfer.                                                                                                                                                                                         |  |  |  |
| 6     | IRDY            | Initiator Ready Input/Output.<br>PCI bus master output indicating that the initiator device is ready to transmit or receive data.                                                                                                                                                                             |  |  |  |
| 7     | TRDY            | Target Ready Input/Output.PCI bus target output indicating that the target device is ready to transmit or receive data.                                                                                                                                                                                       |  |  |  |
| 8     | DEVSEL          | Device Select Input/Output.<br>PCI bus target output indicating the device has decoded the address of the current transaction that matches the target device's select range.                                                                                                                                  |  |  |  |
| 9     | STOP            | Stop Transaction Input/Output.<br>PCI bus target output indicating a request to the bus master to stop the current transac-<br>tion.                                                                                                                                                                          |  |  |  |
| 10    | PERR            | Parity Error Input/Output.<br>Reports PCI bus data parity errors.                                                                                                                                                                                                                                             |  |  |  |



| Pin # | Pin Name        | Description                                                                                                                                                                                                                                                                                             |  |  |  |
|-------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 11    | SERR            | System Error Input/Output.<br>Reports PCI bus system errors.                                                                                                                                                                                                                                            |  |  |  |
| 12    | PAR             | Address/Data Parity Bit Input/Output.<br>Even parity across AD[31:0] and C/BE[3:0] for address and data bus phases. The par-<br>ity is delayed one PCI clock cycle from the corresponding address or data bus phase.                                                                                    |  |  |  |
| 13    | C/BE[1]         | <b>Command/Byte Enable Bit Input/Output.</b><br>Multiplexed command/byte enables for the PCI interface. The pin is an output during master operation and an input during slave operation. The pin indicates cycle type during the address phase and byte enable during the data phase of a transaction. |  |  |  |
| 14    | AD[15]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |
| 15    | AD[14]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |
| 16    | V <sub>IO</sub> | 3.3/5 V <sub>IO</sub> Digital Supply Input.                                                                                                                                                                                                                                                             |  |  |  |
| 17    | AD[13]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |
| 18    | AD[12]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |
| 19    | AD[11]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |
| 20    | AD[10]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |
| 21    | AD[09]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |
| 22    | AD[08]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |
| 23    | C/BE[0]         | <b>Command/Byte Enable Bit Input/Output.</b><br>Multiplexed command/byte enables for the PCI interface. The pin is an output during master operation and an input during slave operation. The pin indicates cycle type during the address phase and byte enable during the data phase of a transaction. |  |  |  |
| 24    | AD[07]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |
| 25    | V <sub>IO</sub> | 3.3/5 V IO Digital Supply Input.                                                                                                                                                                                                                                                                        |  |  |  |
| 26    | AD[06]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |  |  |  |



| Pin # | Pin Name                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|-------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 27    | AD[05]                     | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 28    | AD[04]                     | Address/Data Bit Input/Output.<br>/lultiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 29    | AD[03]                     | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 30    | AD[02]                     | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 31    | AD[01]                     | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 32    | AD[00]                     | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 33    | INTA                       | PCI Interrupt Output (Open Drain).<br>Level triggered interrupt pin for internal device interrupt sources.                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 34    | 3.3VAUX                    | 3.3 Vaux Sense Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 35    | XOUT                       | Crystal Output.<br>Connection to 16.384 MHz crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 36    | XIN                        | Crystal Input.<br>Connection to 16.384 MHz crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 37    | RST                        | PCI Device Reset Input.<br>PCI bus master reset signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 38    | CLKRUN/<br>PNPID/<br>EE_SD | System Clock Control Input/Output (Open Drain).         An optional PCI signal defined for mobile applications. As an input, high indicates the PCICLK is active. The signal is driven low when the bus controller wants to stop PC CLK. As an output, low indicates a request to activate PCICLK. If unused, this pin requires a weak pulldown.         PCI PnP ID select Input.         Resistor selection for PCI Plug-n-Play (PnP) identification.         EPROM Serial Data Input/Output.         Serial data input/output to external PnP EPROM. |  |  |  |
| 39    | AOUT/<br>PNPID/<br>EE_SC   | Call Progress Monitor Output.<br>Pulse-Width Modulation (PWM) signal for driving a call progress speaker.<br>PCI PnP ID Select Input.<br>Resistor selection for PCI Plug-n-Play (PnP) Identification.<br>EPROM Serial Clock Output.<br>Serial clock output to external PnP EPROM.                                                                                                                                                                                                                                                                      |  |  |  |



| Pin # | Pin Name        | Description                                                                                                                                                                 |  |  |
|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 40    | PME             | <b>Power Management Event Output (Open Drain).</b><br>Indicates a PCI power management event. This pin powers up in the high impedance state.                               |  |  |
| 41    | C2A             | Isolation Capacitor 2 A Input/Output.<br>Differential isolation for communication with the DAA line-side device.                                                            |  |  |
| 42    | C1A             | Isolation Capacitor 1 A Input/Output.<br>Differential isolation for communication with the DAA line-side device.                                                            |  |  |
| 43    | VA              | Voltage Regulator Bypass Output.                                                                                                                                            |  |  |
| 44    | VD              | 3.3 V Digital Supply Input.                                                                                                                                                 |  |  |
| 45    | PCICLK          | <b>PCI Bus Clock Input.</b><br>PCI bus clock for all bus transaction timing. All synchronous signals are driven and sampled on the rising edge of this clock.               |  |  |
| 46    | GNT             | Master Grant Input.<br>Indicates that the system arbiter has granted PCI bus access.                                                                                        |  |  |
| 47    | REQ             | <b>Master Request Output (Tri-State).</b><br>Indicates a request to the system arbiter for access to the PCI bus. When $\overline{RST}$ is low, this pin is high-impedance. |  |  |
| 48    | AD[31]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                       |  |  |
| 49    | AD[30]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                       |  |  |
| 50    | AD[29]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                       |  |  |
| 51    | AD[28]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                       |  |  |
| 52    | AD[27]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                       |  |  |
| 53    | AD[26]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                       |  |  |
| 54    | AD[25]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                       |  |  |
| 55    | V <sub>IO</sub> | 3.3/5 V ID Digital Supply Input.                                                                                                                                            |  |  |
| 56    | AD[24]          | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                       |  |  |



| Pin # | Pin Name | Description                                                                                                                                                                                                                                                                                             |
|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 57    | C/BE[3]  | <b>Command/Byte Enable Bit Input/Output.</b><br>Multiplexed command/byte enables for the PCI interface. The pin is an output during master operation and an input during slave operation. The pin indicates cycle type during the address phase and byte enable during the data phase of a transaction. |
| 58    | IDSEL    | Initialize Device Select Input.<br>Chip select during PCI configuration register read/write cycles.                                                                                                                                                                                                     |
| 59    | AD[23]   | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |
| 60    | AD[22]   | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |
| 61    | AD[21]   | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |
| 62    | AD[20]   | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |
| 63    | AD[19]   | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |
| 64    | AD[18]   | Address/Data Bit Input/Output.<br>Multiplexed address/data bit for the PCI interface.                                                                                                                                                                                                                   |
| epad  | GND      | Exposed Die Paddle Ground.                                                                                                                                                                                                                                                                              |



# Pin Descriptions: Si3017/11/18



# Table 25. Si3017/11/18 Pin Descriptions

| Pin # | Pin Name | Description                                                                            |  |  |  |
|-------|----------|----------------------------------------------------------------------------------------|--|--|--|
| 1     | QE       | Transistor Emitter.                                                                    |  |  |  |
|       |          | Connects to the emitter of Q3.                                                         |  |  |  |
| 2     | DCT      | DC Termination.                                                                        |  |  |  |
|       |          | Provides dc termination to the telephone network.                                      |  |  |  |
| 3     | RX       | Receive Input.                                                                         |  |  |  |
|       |          | Serves as the receive side input from the telephone network.                           |  |  |  |
| 4     | IB       | Internal Bias 1.                                                                       |  |  |  |
|       |          | Provides internal bias.                                                                |  |  |  |
| 5     | C1B      | Isolation Capacitor 1B.                                                                |  |  |  |
|       |          | Connects to one side of isolation capacitor C1 and communicates with the Si3052.       |  |  |  |
| 6     | C2B      | Isolation Capacitor 2B.                                                                |  |  |  |
|       |          | Connects to one side of isolation capacitor C2 and communicate with the Si3052.        |  |  |  |
| 7     | VREG     | Voltage Regulator.                                                                     |  |  |  |
|       |          | Connects to an external capacitor to provide bypassing for an internal power supply.   |  |  |  |
| 8     | RNG1     | Ring 1.                                                                                |  |  |  |
|       |          | Connects through a capacitor to the RING lead of the telephone line. Provides the ring |  |  |  |
|       |          | and caller ID signals to the Si3052.                                                   |  |  |  |
| 9     | RNG2     | Ring 2.                                                                                |  |  |  |
|       |          | Connects through a capacitor to the TIP lead of the telephone line. Provides the ring  |  |  |  |
|       |          | and caller ID signals to the Si3052.                                                   |  |  |  |
| 10    | VREG2    | Voltage Regulator 2.                                                                   |  |  |  |
|       |          | Connects to an external capacitor to provide bypassing for an internal power supply.   |  |  |  |
| 11    | SC       | Circuit Enable.                                                                        |  |  |  |
| 10    | 050      | Enables transistor network.                                                            |  |  |  |
| 12    | QE2      | Transistor Emitter 2.                                                                  |  |  |  |
| 10    |          | Connects to the emitter of Q4.                                                         |  |  |  |
| 13    | QB       | Transistor Base.                                                                       |  |  |  |
|       | <b>.</b> | Connects to the base of transistor Q3. Used to go on- and off-hook.                    |  |  |  |
| 14    | DCT3     | DC Termination 3.                                                                      |  |  |  |
|       |          | Provides the dc termination to the telephone network.                                  |  |  |  |
| 15    | IGND     | Isolated Ground.                                                                       |  |  |  |
|       |          | Connects to ground on the line-side interface.                                         |  |  |  |
| 16    | DCT2     | DC Termination 2.                                                                      |  |  |  |
|       |          | Provides dc termination to the telephone network.                                      |  |  |  |



# Ordering Guide

| Pagion | Interface | System    | System-Side |           | Line-Side |             |
|--------|-----------|-----------|-------------|-----------|-----------|-------------|
| Region |           | Part #    | Package     | Part #    | Package   | Temperature |
| FCC    | PCI       | Si3052-KQ | TQFP        | Si3017-KS | SOIC      | 0 to 70 °C  |
| TBR21  | PCI       | Si3052-KQ | TQFP        | Si3011-KS | SOIC      | 0 to 70 °C  |
| Global | PCI       | Si3052-KQ | TQFP        | Si3018-KS | SOIC      | 0 to 70 °C  |
| Global | PCI       | Si3052-KQ | TQFP        | Si3018-KT | TSSOP     | 0 to 70 °C  |
| Global | AC-Link   | Si3054-KS | SOIC        | Si3018-KS | SOIC      | 0 to 70 °C  |
| Global | AC-Link   | Si3054-KT | TSSOP       | Si3018-KT | TSSOP     | 0 to 70 °C  |



# Package Outline: 64-Pin TQFP

Figure 28 illustrates the package details for the Si3052. Table 26 lists the values for the dimensions shown in the illustration.





| Symbol | Millimeters    |           |      |  |  |  |
|--------|----------------|-----------|------|--|--|--|
|        | Min            | Nom       | Мах  |  |  |  |
| A      | _              |           | 1.20 |  |  |  |
| A1     | 0.05           |           | 0.15 |  |  |  |
| A2     | 0.95           | 1.00      | 1.05 |  |  |  |
| D      |                | 12.00 BSC |      |  |  |  |
| D1     |                | 10.00 BSC |      |  |  |  |
| E      | 12.00 BSC      |           |      |  |  |  |
| E1     |                | 10.00 BSC |      |  |  |  |
| L      | 0.45           | 0.60      | 0.75 |  |  |  |
| е      | 0.50 BSC       |           |      |  |  |  |
| b      | 0.17 0.22 0.27 |           |      |  |  |  |
| b1     | 0.17           | 0.20      | 0.23 |  |  |  |

#### Table 26. 64-Pin Package Diagram Dimensions



# Package Outline: 16-Pin SOIC

Figure 29 illustrates the package details for the Si3017/11/18. Table 27 lists the values for the dimensions shown in the illustration.



| Symbol                                                       | Millime   | eters | Typical*     |  |  |  |
|--------------------------------------------------------------|-----------|-------|--------------|--|--|--|
| Symbol                                                       | Min       | Max   | Typical      |  |  |  |
| А                                                            | 1.35      | 1.75  | $\checkmark$ |  |  |  |
| A1                                                           | .10       | .25   | $\checkmark$ |  |  |  |
| A2                                                           | 1.30      | 1.50  |              |  |  |  |
| В                                                            | .33       | .51   |              |  |  |  |
| С                                                            | .19       | .25   | $\checkmark$ |  |  |  |
| D                                                            | 9.80      | 10.01 |              |  |  |  |
| Е                                                            | 3.80      | 4.00  |              |  |  |  |
| е                                                            | 1.27 BSC  |       |              |  |  |  |
| Н                                                            | 5.80      | 6.20  |              |  |  |  |
| h                                                            | .25       | .50   |              |  |  |  |
| L                                                            | .40       | 1.27  |              |  |  |  |
| γ                                                            |           | 0.10  |              |  |  |  |
| θ                                                            | θ 0° 8° ✓ |       |              |  |  |  |
| *Note: Typical parameters are for information purposes only. |           |       |              |  |  |  |

### Table 27. Package Diagram Dimensions



# **Document Change List**

# Revision 0.86 to Revision 1.0

- Si3017 descriptions added.
- Si3011 descriptions added.
- Table 2 on page 5 TBD values defined.
- Table 3 on page 6 TBD values defined.
- Figure 13 on page 16 updated.
- Figure 14 on page 17 updated.
- "Bill of Materials" on page 18 updated.
- Figure 14 on page 17 updated.
- Table 14 on page 28 updated.
- "Initialization" on page 30 updated.
- "Parallel Handset Detection" on page 30 updated.
- Table 15 on page 31 updated.
- "DC Termination" on page 32 updated.
- "Ring Detection" on page 33 updated.
- "DTMF Dialing" on page 34 updated.
- "Billing Tone Detection and Receive Overload" on page 35 updated.
- "On-Hook Line Monitor" on page 36 updated.
- "Overload Detection" on page 37 updated.
- "In-Circuit Testing" on page 38 updated.
- "Revision Identification" on page 38 updated.
- "Register Map" on page 38 updated.
- Table 19 and Table 20 added.
- Register descriptions updated.



Notes:



# **Contact Information**

#### Silicon Laboratories Inc.

4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Email: productinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories, Silicon Labs, ISOmodem, and ISOcap are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

